Comprehensive Power-Aware ATPG Methodology for Complex Low-Power Designs

被引:2
|
作者
Abdel-Hafez, Khader [1 ]
Dsouza, Michael [1 ]
Manchukonda, Likith Kumar [1 ]
Tsai, Elddie [2 ]
Natarajan, Karthikeyan [1 ]
Tai, Ting-Pu [2 ]
Hsueh, Wenhao [3 ]
Lai, Smith [3 ]
机构
[1] Synopsys, Mountain View, CA 94043 USA
[2] Synopsys, Hsinchu, Taiwan
[3] MediaTek, Hsinchu, Taiwan
来源
2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC) | 2022年
关键词
Low power test; Power-Aware automatic test pattern; generation (ATPG); manufacturing test; IR drop; DFT;
D O I
10.1109/ITC50671.2022.00041
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Test-power is an important factor that needs to be managed during Automatic Test Pattern Generation (ATPG), silicon bring-up, and in-system test. The current low-power ATPG techniques involve functional clock-gating approaches during capture as well as software and hardware based adjacent-fill techniques during shift, capture for limiting sequential cell toggling activity to reduce the overall power on Automatic Test Equipment (ATE). However, the current approach over-relies on sequential switching activity without considering associated combinational switching activity which results in an inconsistency between the power estimations during ATPG and actual test power on the ATE. Power simulation sign-off data provides more accurate modeling of design's switching-activity and power characteristics. In this paper, we present a new technique that addresses the mismatch between power estimations during ATPG and actual power on ATE by using power-simulation sign-off data during ATPG which allows generating patterns with a capture power profile that more accurately matches the power consumption during ATE test. This technique results in reduced IR-drop and dramatically improves the yield. In this paper, we also present the silicon data from MediaTek designs showing that lower peak power, lower IR drop, and lower Vmin was achieved using the new comprehensive Power-Aware ATPG.
引用
收藏
页码:334 / 339
页数:6
相关论文
共 50 条
  • [31] Thermal-Aware Methodology for Repeater Insertion in Low-Power VLSI Circuits
    Ku, Ja Chun
    Ismail, Yehea
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 86 - 91
  • [32] Thermal-aware methodology for repeater insertion in low-power VLSI circuits
    Ku, Ja Chun
    Ismail, Yehea
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (08) : 963 - 970
  • [33] Design methodology of low-power microprocessors
    Hattori, T
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 390 - 393
  • [34] An extremely low power voltage reference with high PSRR for power-aware ASICs
    Duan Jihai
    Deng Dongyu
    Xu Weilin
    Wei Baolin
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (09)
  • [35] A low-latency and low-power hybrid insertion methodology for global interconnects in VDSM designs
    Chen, Shuming
    Liu, Xiangyuan
    NOCS 2007: First International Symposium on Networks-on-Chip, Proceedings, 2007, : 75 - 82
  • [36] Power-Aware Population Protocols
    Xu, Chuan
    Burman, Janna
    Beauquier, Joffroy
    2017 IEEE 37TH INTERNATIONAL CONFERENCE ON DISTRIBUTED COMPUTING SYSTEMS (ICDCS 2017), 2017, : 2067 - 2074
  • [37] Power-aware software prefetching
    Chen, Juan
    Dong, Yong
    Yi, Huizhan
    Yang, Xuejun
    Embedded Software and Systems, Proceedings, 2007, 4523 : 207 - 218
  • [38] Power-aware microsensor design
    Schott, B
    Bajura, M
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 921 - 924
  • [39] Towards Power-Aware Rendezvous
    Jaleel, Hassan
    Bopardikar, Shaunak
    Egerstedt, Magnus
    2011 50TH IEEE CONFERENCE ON DECISION AND CONTROL AND EUROPEAN CONTROL CONFERENCE (CDC-ECC), 2011, : 6642 - 6647
  • [40] Power-Aware Cloud Metering
    Narayan, Akshay
    Rao, Shrisha
    IEEE TRANSACTIONS ON SERVICES COMPUTING, 2014, 7 (03) : 440 - 451