Comprehensive Power-Aware ATPG Methodology for Complex Low-Power Designs

被引:2
|
作者
Abdel-Hafez, Khader [1 ]
Dsouza, Michael [1 ]
Manchukonda, Likith Kumar [1 ]
Tsai, Elddie [2 ]
Natarajan, Karthikeyan [1 ]
Tai, Ting-Pu [2 ]
Hsueh, Wenhao [3 ]
Lai, Smith [3 ]
机构
[1] Synopsys, Mountain View, CA 94043 USA
[2] Synopsys, Hsinchu, Taiwan
[3] MediaTek, Hsinchu, Taiwan
来源
2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC) | 2022年
关键词
Low power test; Power-Aware automatic test pattern; generation (ATPG); manufacturing test; IR drop; DFT;
D O I
10.1109/ITC50671.2022.00041
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Test-power is an important factor that needs to be managed during Automatic Test Pattern Generation (ATPG), silicon bring-up, and in-system test. The current low-power ATPG techniques involve functional clock-gating approaches during capture as well as software and hardware based adjacent-fill techniques during shift, capture for limiting sequential cell toggling activity to reduce the overall power on Automatic Test Equipment (ATE). However, the current approach over-relies on sequential switching activity without considering associated combinational switching activity which results in an inconsistency between the power estimations during ATPG and actual test power on the ATE. Power simulation sign-off data provides more accurate modeling of design's switching-activity and power characteristics. In this paper, we present a new technique that addresses the mismatch between power estimations during ATPG and actual power on ATE by using power-simulation sign-off data during ATPG which allows generating patterns with a capture power profile that more accurately matches the power consumption during ATE test. This technique results in reduced IR-drop and dramatically improves the yield. In this paper, we also present the silicon data from MediaTek designs showing that lower peak power, lower IR drop, and lower Vmin was achieved using the new comprehensive Power-Aware ATPG.
引用
收藏
页码:334 / 339
页数:6
相关论文
共 50 条
  • [41] Power-Aware Operand Delivery
    Gunadi, Erika
    Lipasti, Mikko H.
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 375 - 378
  • [42] Power-aware computing systems
    Probst, Christian W.
    Kremer, Ulrich
    Benini, Luca
    Schelkens, Peter
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2007, 3 (1-2) : 3 - 7
  • [43] Placement Density Aware Power Switch Planning Methodology for Power Gating Designs
    Lin, Jai-Ming
    Lin, Che-Chun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (05) : 766 - 777
  • [44] Novel Power-Aware Optimization Methodology and Efficient Task Scheduling Algorithm
    Kumar, K. Sathis
    Paramasivam, K.
    COMPUTER SYSTEMS SCIENCE AND ENGINEERING, 2022, 41 (01): : 209 - 224
  • [45] Battery power-aware encryption
    Stevens Institute of Technology
    不详
    不详
    不详
    ACM Trans. Inf. Syst. Secur., 2006, 2 (162-180):
  • [46] Perspectives on power-aware electronics
    Sakurai, T
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 26 - 29
  • [47] Power-aware acoustic processing
    Riley, R
    Schott, B
    Czarnaski, J
    Thakkar, S
    INFORMATION PROCESSING IN SENSOR NETWORKS, PROCEEDINGS, 2003, 2634 : 566 - 581
  • [48] A Methodology for Automated Consistency Checking Between Different Power-Aware Descriptions
    Kalsing, Arthur
    Fesquet, Laurent
    Aktouf, Chouki
    LANGUAGES, DESIGN METHODS, AND TOOLS FOR ELECTRONIC SYSTEM DESIGN, 2019, 530 : 107 - 127
  • [49] Power-Aware Notification Distribution
    Astrova, Irina
    Nitz, Stefan
    Kleiner, Carsten
    Koschel, Arne
    Herrmann, Florian
    Isern, Daniel
    Popp, Christopher
    2014 56TH INTERNATIONAL SYMPOSIUM ELMAR (ELMAR), 2014, : 243 - 246
  • [50] Power-aware instruction scheduling
    Lin, Tzong-Yen
    Chang, Rong-Guey
    EMBEDDED AND UBIQUITOUS COMPUTING, PROCEEDINGS, 2006, 4096 : 35 - 44