Thermal-Aware Methodology for Repeater Insertion in Low-Power VLSI Circuits

被引:0
|
作者
Ku, Ja Chun [1 ]
Ismail, Yehea [1 ]
机构
[1] Northwestern Univ, Dept EECS, Evanston, IL 60208 USA
关键词
Repeater insertion; low-power design; temperature-aware design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the impact of thermal effects on low-power repeater insertion methodology is studied. An analytical methodology for thermal-aware repeater insertion that includes the electrothermal coupling between power, delay, and temperature is presented, and simulation results with global interconnect repeaters are discussed for 90nm and 65nm technology. Simulation results show that the proposed thermal-aware methodology can save 17.5% more power consumed by the repeaters compared to a thermal-unaware methodology for a given allowed delay penalty. In addition, the proposed methodology also results in a lower chip temperature, and thus, extra leakage power savings from other logic blocks.
引用
收藏
页码:86 / 91
页数:6
相关论文
共 50 条