Comprehensive Power-Aware ATPG Methodology for Complex Low-Power Designs

被引:2
|
作者
Abdel-Hafez, Khader [1 ]
Dsouza, Michael [1 ]
Manchukonda, Likith Kumar [1 ]
Tsai, Elddie [2 ]
Natarajan, Karthikeyan [1 ]
Tai, Ting-Pu [2 ]
Hsueh, Wenhao [3 ]
Lai, Smith [3 ]
机构
[1] Synopsys, Mountain View, CA 94043 USA
[2] Synopsys, Hsinchu, Taiwan
[3] MediaTek, Hsinchu, Taiwan
关键词
Low power test; Power-Aware automatic test pattern; generation (ATPG); manufacturing test; IR drop; DFT;
D O I
10.1109/ITC50671.2022.00041
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Test-power is an important factor that needs to be managed during Automatic Test Pattern Generation (ATPG), silicon bring-up, and in-system test. The current low-power ATPG techniques involve functional clock-gating approaches during capture as well as software and hardware based adjacent-fill techniques during shift, capture for limiting sequential cell toggling activity to reduce the overall power on Automatic Test Equipment (ATE). However, the current approach over-relies on sequential switching activity without considering associated combinational switching activity which results in an inconsistency between the power estimations during ATPG and actual test power on the ATE. Power simulation sign-off data provides more accurate modeling of design's switching-activity and power characteristics. In this paper, we present a new technique that addresses the mismatch between power estimations during ATPG and actual power on ATE by using power-simulation sign-off data during ATPG which allows generating patterns with a capture power profile that more accurately matches the power consumption during ATE test. This technique results in reduced IR-drop and dramatically improves the yield. In this paper, we also present the silicon data from MediaTek designs showing that lower peak power, lower IR drop, and lower Vmin was achieved using the new comprehensive Power-Aware ATPG.
引用
收藏
页码:334 / 339
页数:6
相关论文
共 50 条
  • [1] Power Aware Shift and Capture ATPG methodology for Low Power Designs
    Khullar, Shray
    Bahl, Swapnil
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 500 - 505
  • [2] Power-Aware Testing for Low-Power VLSI Circuits
    Wen, Xiaoqing
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 585 - 588
  • [3] Power-Aware Design with Various Low-Power Algorithms for an H.264/AVC Encoder
    Kim, Hyun
    Rhee, Chae Eun
    Kim, Jin-Sung
    Kim, Sunwoong
    Lee, Hyuk-Jae
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 571 - 574
  • [4] A Power-Aware Test Methodology for Multi-Supply Multi-Voltage Designs
    Chickermane, Vivek
    Gallagher, Patrick
    Sage, James
    Yuan, Paul
    Chakravadhanula, Krishna
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 221 - 230
  • [5] Power-aware deterministic block allocation for low-power way-selective cache structure
    Park, JW
    Park, GH
    Park, SB
    Kim, SD
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 42 - 47
  • [6] POMR: A power-aware interconnect optimization methodology
    Youssef, A
    Anis, M
    Elmasry, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (03) : 297 - 307
  • [7] A Comprehensive Power-aware Approach to Improved DSR
    Sheng, Linyang
    Shao, Jingbo
    2011 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), VOLS 1-4, 2012, : 535 - 538
  • [8] A Novel Power-Aware and High Performance Full Adder Cell for Ultra-Low Power Designs
    Ramireddy, Gangadhar Reddy
    Ravindra, J. V. R.
    2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1121 - 1126
  • [9] IMPACCT: Methodology and tools for power-aware embedded systems
    Chou, PH
    Liu, JF
    Li, DX
    Bagherzadeh, N
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2002, 7 (03) : 205 - 232
  • [10] IMPACCT: Methodology and Tools for Power-Aware Embedded Systems
    Pai H. Chou
    Jinfeng Liu
    Dexin Li
    Nader Bagherzadeh
    Design Automation for Embedded Systems, 2002, 7 : 205 - 232