A Novel Power-Aware and High Performance Full Adder Cell for Ultra-Low Power Designs

被引:0
|
作者
Ramireddy, Gangadhar Reddy [1 ]
Ravindra, J. V. R. [1 ]
机构
[1] Vardhaman Coll Engn, C ARCL, Hyderabad, Andhra Pradesh, India
来源
2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014) | 2014年
关键词
LP XOR Gate; Logic Style; VLSI; LOGIC; CMOS;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The design of low power VLSI circuit is a challenging task at deep sub-micron technologies. Full adder is a basic key element of many arithmetic circuits like multiplexers, subtracters, dividers, etc... Since the technology is changing at a rapid pace, it is essential to develop and design new methodologies or circuits, which are going to reduce power consumption and worst case delay of circuits. In this regards, this paper is proposing a new circuit design for obtaining full adder functionality of 1-Bit. The proposed full adder is designed with 10-Transistors. The proposed 10-Transistor full adder uses two Low Power XOR gates and a two transistor multiplexer. All the designed circuits in this paper are captured and simulated using Virtuso Schematic Editor and Spectre simulator. These tools are part of Cadence Virtuoso Design Environment provided by Cadence Design Systems. Generic Process Design Kit(GPDK) 45nm technology file is used to get the transistor models. Pre-layout simulation results turn out that the proposed 10-Transistor full adder performance better.
引用
收藏
页码:1121 / 1126
页数:6
相关论文
共 50 条
  • [1] An Alternative Hybrid Power-Aware Adder for High-Performance Processors
    Hjakazemi, Mohammad Hossein
    Baniasadi, Amirali
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (01) : 38 - 44
  • [2] ULPFA: A New Efficient Design of a Power-Aware Full Adder
    Hassoune, Ilham
    Flandre, Denis
    O'Connor, Ian
    Legat, Jean-Didier
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (08) : 2066 - 2074
  • [3] Wireless Sensor Networks: A Survey on Ultra-Low Power-Aware Design
    Marin, Itziar
    Arceredillo, Eduardo
    Zuloaga, Aitzol
    Arias, Jagoba
    PROCEEDINGS OF WORLD ACADEMY OF SCIENCE, ENGINEERING AND TECHNOLOGY, VOL 8, 2005, 8 : 44 - 49
  • [4] A novel low power low voltage full adder cell
    Chang, CH
    Zhang, MY
    Gu, JM
    ISPA 2003: PROCEEDINGS OF THE 3RD INTERNATIONAL SYMPOSIUM ON IMAGE AND SIGNAL PROCESSING AND ANALYSIS, PTS 1 AND 2, 2003, : 454 - 458
  • [5] Ultra Low Power Full Adder Topologies
    Moradi, Farshad
    Wisland, Dag T.
    Mahmoodi, Hamid
    Aunet, Snorre
    Cao, Tuan Vu
    Peiravi, Ali
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 3158 - +
  • [6] A novel low power energy recovery full adder cell
    Shalem, R
    John, E
    John, LK
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 380 - 383
  • [7] Performance analysis of a low power high speed full adder
    Bajpai, Paro
    Mittal, Priyanka
    Rana, Amita
    Aneja, Bhupesh
    2017 2ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATION AND NETWORKS (TEL-NET), 2017, : 291 - 295
  • [8] A Novel Ultra-Low Power and PDP 8T Full Adder Design Using Bias Voltage
    Nafeez, Virani
    Nikitha, M., V
    Sunil, M. P.
    2017 2ND INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2017, : 1069 - 1073
  • [9] Comprehensive Power-Aware ATPG Methodology for Complex Low-Power Designs
    Abdel-Hafez, Khader
    Dsouza, Michael
    Manchukonda, Likith Kumar
    Tsai, Elddie
    Natarajan, Karthikeyan
    Tai, Ting-Pu
    Hsueh, Wenhao
    Lai, Smith
    2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2022, : 334 - 339
  • [10] A novel design of high performance and robust ultra-low power SRAM cell based on memcapacitor
    Abbasi, Alireza
    Setoudeh, Farbod
    Tavakoli, Mohammad Bagher
    Horri, Ashkan
    NANOTECHNOLOGY, 2022, 33 (16)