HERMETIC PACKAGING TECHNIQUE FEATURING THROUGH-WAFER INTERCONNECTS AND LOW TEMPERATURE DIRECT BOND

被引:0
|
作者
Lee, James [1 ]
Rogers, Tony [1 ]
机构
[1] Appl Microengn Ltd, Didcot OX11 0SG, Oxon, England
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel wafer level packaging method suitable for low production volumes, R&D, and multi-project wafers is presented, providing a hermetic seal suitable for vacuum encapsulation with wafers bonded at a low temperature. Hermetic through-wafer interconnects are bump bonded to a CMOS chip encapsulated by bonding a cap wafer after activating surfaces with free radicals, the Silicon-Silicon direct bond is then annealed to a high strength at 200 degrees C to avoid chip damage. The application for which this system is proposed is an implantable multi-contact active nerve electrode for the treatment of epilepsy via vagus nerve stimulation. Although intended for human implantation of integrated systems, this technology may be applied across a range of devices requiring hermetic or vacuum sealing and through-wafer interconnection. Solid electroplated through-wafer interconnects (aspect ratio 5) enable hermetic interconnection of direct bonded packages with low connection impedance, offering benefits across a range of packaging applications. A key feature of this packaging method is it's versatility, the proposed embodiment features chip to wafer bonding with an ASIC, but the package is equally suitable for MEMS devices and also for wafer to wafer bonding.
引用
收藏
页码:105 / 110
页数:6
相关论文
共 50 条
  • [1] Wafer-level hermetic package with through-wafer interconnects
    Shanghai Institute of Microsystem and Information Technology, Chinese Academy of Sciences, Shanghai 200050, China
    不详
    J Fun Mater Dev, 2006, 6 (469-473):
  • [2] Wafer-Lever Hermetic Package with Through-Wafer Interconnects
    Wang Yu-Chuan
    Zhu Da-Peng
    Xu Wei
    Le Luo
    Journal of Electronic Materials, 2007, 36 : 105 - 109
  • [3] Wafer-lever hermetic package with through-wafer interconnects
    Wang, Yu-Chuan
    Zhu, Da-Peng
    Xu, Wei
    Le, Luo
    JOURNAL OF ELECTRONIC MATERIALS, 2007, 36 (02) : 105 - 109
  • [4] Reliability study of hermetic wafer level MEMS packaging with through-wafer interconnect
    Sung-Hoon Choa
    Microsystem Technologies, 2009, 15 : 677 - 686
  • [5] Wafer-level packaging of MEMS accelerometers with through-wafer interconnects
    Yun, CH
    Brosnihan, TJ
    Webster, WA
    Villarreal, J
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 320 - 323
  • [6] Reliability study of hermetic wafer level MEMS packaging with through-wafer interconnect
    Choa, Sung-Hoon
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2009, 15 (05): : 677 - 686
  • [7] Low Temperature Direct Bonding for Hermetic Wafer level Packaging
    Nie, Lei
    Shi, Tielin
    Tang, Zirong
    Liu, Shiyuan
    Liao, Guanglan
    2009 4TH IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS, VOLS 1 AND 2, 2009, : 472 - 475
  • [8] Fabrication of silicon based through-wafer interconnects for advanced chip scale packaging
    Ji, Fan
    Leppaedvuori, Eppo
    Luusua, Ismo
    Hentfinen, Kimmo
    Eraenen, Simo
    Hietanen, Hro
    Juntunen, Mikko
    SENSORS AND ACTUATORS A-PHYSICAL, 2008, 142 (01) : 405 - 412
  • [9] Electrical characterization of through-wafer interconnects
    Lawrence, TE
    Donovan, SM
    Knowlton, WB
    Rush-Byers, J
    Moll, AJ
    2004 IEEE WORKSHOP ON MICROELECTRONIC AND ELECTRON DEVICES, 2004, : 99 - 102
  • [10] Aligned carbon nanotubes for through-wafer interconnects
    Xu, Ting
    Wang, Zhihong
    Miao, Jianmin
    Chen, Xiaofeng
    Tan, Cher Ming
    APPLIED PHYSICS LETTERS, 2007, 91 (04)