HERMETIC PACKAGING TECHNIQUE FEATURING THROUGH-WAFER INTERCONNECTS AND LOW TEMPERATURE DIRECT BOND

被引:0
|
作者
Lee, James [1 ]
Rogers, Tony [1 ]
机构
[1] Appl Microengn Ltd, Didcot OX11 0SG, Oxon, England
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel wafer level packaging method suitable for low production volumes, R&D, and multi-project wafers is presented, providing a hermetic seal suitable for vacuum encapsulation with wafers bonded at a low temperature. Hermetic through-wafer interconnects are bump bonded to a CMOS chip encapsulated by bonding a cap wafer after activating surfaces with free radicals, the Silicon-Silicon direct bond is then annealed to a high strength at 200 degrees C to avoid chip damage. The application for which this system is proposed is an implantable multi-contact active nerve electrode for the treatment of epilepsy via vagus nerve stimulation. Although intended for human implantation of integrated systems, this technology may be applied across a range of devices requiring hermetic or vacuum sealing and through-wafer interconnection. Solid electroplated through-wafer interconnects (aspect ratio 5) enable hermetic interconnection of direct bonded packages with low connection impedance, offering benefits across a range of packaging applications. A key feature of this packaging method is it's versatility, the proposed embodiment features chip to wafer bonding with an ASIC, but the package is equally suitable for MEMS devices and also for wafer to wafer bonding.
引用
收藏
页码:105 / 110
页数:6
相关论文
共 50 条
  • [31] Through-wafer trench-isolated electrical interconnects for CMUT arrays
    Zhuang, XF
    Ergun, AS
    Oralkan, Ö
    Huang, YL
    Wygant, IO
    Yaralioglu, GG
    2005 IEEE ULTRASONICS SYMPOSIUM, VOLS 1-4, 2005, : 479 - 482
  • [32] ON THE FEASIBILITY OF THROUGH-WAFER OPTICAL INTERCONNECTS FOR HYBRID WAFER-SCALE-INTEGRATED ARCHITECTURES.
    Hornak, L.A.
    Tewksbury, S.K.
    IEEE Transactions on Electron Devices, 1987, ED-34 (07) : 1557 - 1563
  • [33] Mechanical reliability of silicon wafers with through-wafer vias for wafer-level packaging
    Polyakov, A
    Bartek, M
    Burghartz, JN
    MICROELECTRONICS RELIABILITY, 2002, 42 (9-11) : 1783 - 1788
  • [34] Mapping stresses in high aspect ratio polysilicon electrical through-wafer interconnects
    Sharma, Himani
    Krabbe, Joshua
    Farsinezhad, Samira
    van Popta, Andy
    Wakefield, Nick
    Fitzpatrick, Glen
    Shankar, Karthik
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2015, 14 (02):
  • [35] Optical through-wafer interconnects for 3D hyper-integration
    Thacker, Hiren
    Ogunsola, Oluwafemi
    Carson, Ashley
    Bakir, Muhannad
    Meindl, James
    2006 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2006, : 28 - +
  • [36] Characterization of a two-dimensional cantilever array with through-wafer electrical interconnects
    Chow, EM
    Yaralioglu, GG
    Quate, CF
    Kenny, TW
    APPLIED PHYSICS LETTERS, 2002, 80 (04) : 664 - 666
  • [37] RF-MEMS wafer-level packaging using through-wafer interconnect
    Tian, J.
    Sosin, S.
    Iannacci, J.
    Gaddi, R.
    Bartek, M.
    SENSORS AND ACTUATORS A-PHYSICAL, 2008, 142 (01) : 442 - 451
  • [38] Through-wafer interconnects using carbon nanotubes synthesized by chemical vapor deposition
    Xu, Ting
    Wang, Zhihong
    Miao, Jianmin
    2008 3RD IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS, VOLS 1-3, 2008, : 471 - 475
  • [39] Through wafer interconnects for 3-D packaging
    Moll, Amy J.
    Knowlton, William B.
    Oxford, Rex
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 163 - +
  • [40] Novel hermetic wafer-level-packaging technology using low-temperature passivation
    Leib, J
    Mund, D
    Töpper, M
    55th Electronic Components & Technology Conference, Vols 1 and 2, 2005 Proceedings, 2005, : 562 - 565