HERMETIC PACKAGING TECHNIQUE FEATURING THROUGH-WAFER INTERCONNECTS AND LOW TEMPERATURE DIRECT BOND

被引:0
|
作者
Lee, James [1 ]
Rogers, Tony [1 ]
机构
[1] Appl Microengn Ltd, Didcot OX11 0SG, Oxon, England
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel wafer level packaging method suitable for low production volumes, R&D, and multi-project wafers is presented, providing a hermetic seal suitable for vacuum encapsulation with wafers bonded at a low temperature. Hermetic through-wafer interconnects are bump bonded to a CMOS chip encapsulated by bonding a cap wafer after activating surfaces with free radicals, the Silicon-Silicon direct bond is then annealed to a high strength at 200 degrees C to avoid chip damage. The application for which this system is proposed is an implantable multi-contact active nerve electrode for the treatment of epilepsy via vagus nerve stimulation. Although intended for human implantation of integrated systems, this technology may be applied across a range of devices requiring hermetic or vacuum sealing and through-wafer interconnection. Solid electroplated through-wafer interconnects (aspect ratio 5) enable hermetic interconnection of direct bonded packages with low connection impedance, offering benefits across a range of packaging applications. A key feature of this packaging method is it's versatility, the proposed embodiment features chip to wafer bonding with an ASIC, but the package is equally suitable for MEMS devices and also for wafer to wafer bonding.
引用
收藏
页码:105 / 110
页数:6
相关论文
共 50 条
  • [21] A Novel Vertical Solder Pump Structure for Through-Wafer Interconnects
    Gu, Jiebin
    Pike, W. T.
    Karl, W. J.
    MEMS 2010: 23RD IEEE INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS, TECHNICAL DIGEST, 2010, : 500 - 503
  • [22] A low temperature, hermetic wafer level packaging method for RF MEMS switch
    Kim, W
    Wang, Q
    Hwang, J
    Lee, M
    Jung, K
    Ham, S
    Moon, C
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 1103 - 1108
  • [23] Air-isolated through-wafer interconnects for microsystem applications
    Lemmerhirt, DF
    Wise, KD
    BOSTON TRANSDUCERS'03: DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2003, : 1067 - 1070
  • [24] Experimental studies of through-wafer copper interconnect in wafer level MEMS packaging
    Choa, Sung-Hoon
    Fracture and Damage Mechanics V, Pts 1 and 2, 2006, 324-325 : 231 - 234
  • [25] ON THE FEASIBILITY OF THROUGH-WAFER OPTICAL INTERCONNECTS FOR HYBRID WAFER-SCALE-INTEGRATED ARCHITECTURES
    HORNAK, LA
    TEWKSBURY, SK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (07) : 1557 - 1563
  • [26] Silicon solar cells using backside contacts with through-wafer interconnects
    Erbe, Aaron
    Moll, A. J.
    2006 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES, 2006, : 59 - +
  • [27] Integration of through-wafer interconnects with a two-dimensional cantilever array
    Chow, EM
    Soh, HT
    Lee, HC
    Adams, JD
    Minne, SC
    Yaralioglu, G
    Atalar, A
    Quate, CF
    Kenny, TW
    SENSORS AND ACTUATORS A-PHYSICAL, 2000, 83 (1-3) : 118 - 123
  • [28] Through-Wafer Interconnects for High Degree of Freedom MEMS Deformable Mirrors
    Diouf, Alioune
    Bifano, Thomas G.
    Stewart, Jason B.
    Cornelissen, Steven
    Bierden, Paul
    MEMS ADAPTIVE OPTICS IV, 2010, 7595
  • [29] Three dimensional through-wafer fan-out optical interconnects
    LeCompte, M
    Gao, X
    Bates, H
    Meckel, J
    Shi, SY
    Prather, DW
    OPTOELECTRONIC INTERCONNECTS VII; PHOTONICS PACKAGING AND INTEGRATION II, 2000, 3952 : 318 - 328
  • [30] Electrical through-wafer interconnects with sub-picofarad parasitic capacitance
    Cheng, CH
    Ergun, AS
    Khuri-Yakub, BT
    MEMS: 2001 MICROELECTROMECHANICAL SYSTEMS CONFERENCE, 2002, : 18 - 21