Device and circuit-level performance comparison of GAA nanosheet FET with varied geometrical parameters

被引:22
|
作者
Kumari, N. Aruna [1 ]
Prithvi, P. [1 ]
机构
[1] Natl Inst Technol Warangal, Dept Elect & Commun Engn, Warangal 506004, Telangana, India
来源
MICROELECTRONICS JOURNAL | 2022年 / 125卷
关键词
Nanosheet; GAA; SCEs; Analog and RF FOMs; Sub-7-nm; Verilog-A; CMOS INVERTER; NANOWIRE FET; MOSFETS; SPACER; FINFET;
D O I
10.1016/j.mejo.2022.105432
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, DC and analog/RF figures of merit (FOMs) for different geometrical variations of the Gate all around (GAA) Nanosheet FET (NSFET) are computationally examined. For each nanosheet, the thickness (NT) varied from 5 nm to 9 nm and width (NW) varied from 10 nm to 50 nm to analyze the performance variations with the device's geometry. It is observed that DC metrics like switching ratio, drain induced barrier lowering (DIBL), and subthreshold swing (SS) degrade with increment in geometry of NS. Moreover, the increment in analog/RF FOMs like transconductance (gm), output conductance (gds), cutoff frequency (fT), transconductance frequency product (TFP), and gain bandwidth product (GBW) is observed as the width and thickness are increase towards 50 nm and 9 nm, respectively. However, intrinsic gain, GFP, and GTFP deteriorate as the physical dimensions of the NSFET increase. On top of that, inverter and ring oscillator (RO) circuits are designed and the performance is demonstrated by varying width of the nanosheet. The circuit analysis is performed in Cadence Virtuoso tool by using look-up table based Verilog-A model. A decrement of 17.6% in the delay of the inverter is noticed when the width is increased from 10 nm to 50 nm. Also, it is observed that the static current of inverter is less than pA, which ensures less static power dissipation. Furthermore, an increment of 46.5% in fosc of 3-stage RO is observed as width increased to 50 nm. According to the various results analyses, NSFET is a promising device for high performance and high frequency analog/RF applications for sub-7-nm technology nodes.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] Circuit-Level Performance Benchmarking and Scalability Analysis of Carbon Nanotube Transistor Circuits
    Patil, Nishant
    Deng, Jie
    Mitra, Subhasish
    Wong, H. -S. Philip
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2009, 8 (01) : 37 - 45
  • [32] NVSim: A Circuit-Level Performance, Energy, and Area Model for Emerging Nonvolatile Memory
    Dong, Xiangyu
    Xu, Cong
    Xie, Yuan
    Jouppi, Norman P.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (07) : 994 - 1007
  • [33] Device and circuit-level modeling using neural networks with faster training based on network sparsity
    Zaabab, AH
    Zhang, QJ
    Nakhla, MS
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1997, 45 (10) : 1696 - 1704
  • [34] CMOS Device Design and Optimization from a Perspective of Circuit-Level Energy-Delay Optimization
    Wei, Lan
    Antoniadis, Dimitri
    2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [35] Circuit-level simulation and layout optimization for deep submicron EOS/ESD output protection device
    Li, T
    Ramaswamy, S
    Rosenbaum, E
    Kang, SM
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 159 - 162
  • [36] Device and circuit-level modeling using neural networks with faster training based on network sparsity
    Carleton Univ, Ottawa, Canada
    IEEE Trans Microwave Theory Tech, 10 pt 1 (1696-1704):
  • [37] Circuit-Level Performance Evaluation of Schottky Tunneling Transistor in Mixed-Signal Applications
    Kim, Jintae
    Jhaveri, Ritesh
    Woo, Jason C. S.
    Yang, Chih-Kong Ken
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (02) : 291 - 299
  • [38] Geometrical Variability Impact on the Performance of Sub - 3 nm Gate-All-Around Stacked Nanosheet FET
    Nisha Yadav
    Sunil Jadav
    Gaurav Saini
    Silicon, 2022, 14 : 10681 - 10693
  • [39] Enhanced Device and Circuit-Level Performance Benchmarking of Graphene Nanoribbon Field-Effect Transistor against a Nano-MOSFET with Interconnects
    Chin, Huei Chaeng
    Lim, Cheng Siong
    Wong, Weng Soon
    Danapalasingam, Kumeresan A.
    Arora, Vijay K.
    Tan, Michael Loong Peng
    JOURNAL OF NANOMATERIALS, 2014, 2014
  • [40] Impact of Temperature Variations on the Device and Circuit Performance of Tunnel FET: A Simulation Study
    Narang, Rakhi
    Saxena, Manoj
    Gupta, R. S.
    Gupta, Mridula
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2013, 12 (06) : 951 - 957