Circuit-Level Performance Benchmarking and Scalability Analysis of Carbon Nanotube Transistor Circuits

被引:103
|
作者
Patil, Nishant [1 ]
Deng, Jie [1 ]
Mitra, Subhasish [1 ]
Wong, H. -S. Philip [1 ]
机构
[1] Stanford Univ, Stanford, CA 94305 USA
基金
美国国家科学基金会;
关键词
Carbon Nanotube (CNT) density; Carbon Nanotube Field Effect Transistors (CNFETs); circuit performance; scalability; FIELD-EFFECT TRANSISTORS; COMPACT SPICE MODEL; INCLUDING NONIDEALITIES; ALIGNED ARRAYS; GROWTH;
D O I
10.1109/TNANO.2008.2006903
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Carbon nanotubes (CNTs) show great promise as extensions to silicon CMOS due to their excellent electronic properties and extremely small size. Using a Carbon Nanotube Field Effect Transistor (CNFET) SPICE model, we evaluate circuit-level performance of CNFET technology in the presence of CNT fabrication-related nonidealities and imperfections, and parasitic resistances and capacitances extracted from the CNFET circuit layout. We use Monte Carlo simulations using the CNFET SPICE model to investigate the effects of three major CNT process-related imperfections on circuit-level performance: 1) doping variations in the CNFET source and drain regions; 2) CNT diameter variations; and 3) variations caused by the removal of metallic CNTs. The simulation results indicate that metallic CNT removal has the most impact on CNFET variation; less than 8% of CNTs grown should be metallic to reduce circuit performance variation. This paper also presents an analytical model for the scalability of CNFET technology. High CNT density (250 CNTs/mu m) is critical to ensure that performance (delay and energy) gains over silicon CMOS are maintained or improved with shrinking lithographic dimensions.
引用
收藏
页码:37 / 45
页数:9
相关论文
共 50 条
  • [1] Device and circuit-level performance of carbon nanotube field-effect transistor with benchmarking against a nano-MOSFET
    Tan, Michael Loong Peng
    Lentaris, Georgios
    Amaratunga, Gehan A. J.
    NANOSCALE RESEARCH LETTERS, 2012, 7
  • [2] Device and circuit-level performance of carbon nanotube field-effect transistor with benchmarking against a nano-MOSFET
    Michael Loong Peng Tan
    Georgios Lentaris
    Gehan AJ Amaratunga
    Nanoscale Research Letters, 7
  • [3] A fast, numerical circuit-level model of carbon nanotube transistor
    Kazmierski, Tom J.
    Zhou, Dafeng
    Al-Hashimi, Bashir M.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURE, 2007, : 33 - 37
  • [4] Circuit-level Modeling and detection of metallic carbon nanotube defects in carbon nanotube FETs
    Hashempour, Hamidreza
    Lombardi, Fabrizio
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 841 - 846
  • [5] Investigation of light doping and hetero gate dielectric carbon nanotube tunneling field-effect transistor for improved device and circuit-level performance
    Wang, Wei
    Sun, Yuan
    Wang, Huan
    Xu, Hongsong
    Xu, Min
    Jiang, Sitao
    Yue, Gongshu
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2016, 31 (03)
  • [6] Carbon nanotube transistor circuits
    不详
    SOLID STATE TECHNOLOGY, 2002, 45 (02) : 24 - +
  • [7] Performance Analysis of Carbon Nanotube Field Effect Transistor based Digital Circuits
    Newaz, Shah
    Uddin, S. M. Nizam
    Neon, Md. Khairul Hasan
    Haque, Mohammad Imtiazul
    2018 3RD INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2018,
  • [8] Circuit-level stability and bifurcation analysis of non-foster circuits
    Suarez, Almudena
    Ramirez, Franco
    2017 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2017, : 336 - 339
  • [9] Enhanced Device and Circuit-Level Performance Benchmarking of Graphene Nanoribbon Field-Effect Transistor against a Nano-MOSFET with Interconnects
    Chin, Huei Chaeng
    Lim, Cheng Siong
    Wong, Weng Soon
    Danapalasingam, Kumeresan A.
    Arora, Vijay K.
    Tan, Michael Loong Peng
    JOURNAL OF NANOMATERIALS, 2014, 2014
  • [10] Circuit-level modeling of soft errors in integrated circuits
    Walstra, SV
    Dai, CH
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) : 358 - 364