Circuit-Level Performance Benchmarking and Scalability Analysis of Carbon Nanotube Transistor Circuits

被引:103
|
作者
Patil, Nishant [1 ]
Deng, Jie [1 ]
Mitra, Subhasish [1 ]
Wong, H. -S. Philip [1 ]
机构
[1] Stanford Univ, Stanford, CA 94305 USA
基金
美国国家科学基金会;
关键词
Carbon Nanotube (CNT) density; Carbon Nanotube Field Effect Transistors (CNFETs); circuit performance; scalability; FIELD-EFFECT TRANSISTORS; COMPACT SPICE MODEL; INCLUDING NONIDEALITIES; ALIGNED ARRAYS; GROWTH;
D O I
10.1109/TNANO.2008.2006903
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Carbon nanotubes (CNTs) show great promise as extensions to silicon CMOS due to their excellent electronic properties and extremely small size. Using a Carbon Nanotube Field Effect Transistor (CNFET) SPICE model, we evaluate circuit-level performance of CNFET technology in the presence of CNT fabrication-related nonidealities and imperfections, and parasitic resistances and capacitances extracted from the CNFET circuit layout. We use Monte Carlo simulations using the CNFET SPICE model to investigate the effects of three major CNT process-related imperfections on circuit-level performance: 1) doping variations in the CNFET source and drain regions; 2) CNT diameter variations; and 3) variations caused by the removal of metallic CNTs. The simulation results indicate that metallic CNT removal has the most impact on CNFET variation; less than 8% of CNTs grown should be metallic to reduce circuit performance variation. This paper also presents an analytical model for the scalability of CNFET technology. High CNT density (250 CNTs/mu m) is critical to ensure that performance (delay and energy) gains over silicon CMOS are maintained or improved with shrinking lithographic dimensions.
引用
收藏
页码:37 / 45
页数:9
相关论文
共 50 条
  • [41] Research on Circuit-Level Design of High Performance and Low Power FPGA Interconnect Circuits in 28nm Process
    Pang, Yunbing
    Xu, Jiqing
    Zhang, Yufan
    Tao, Xinxuan
    Wang, Jian
    Yang, Meng
    Lai, Jinmei
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1303 - 1305
  • [42] A Triple-Point Model for Circuit-Level Reliability Analysis
    Chen, Chunhong
    Cai, Jinchen
    Zhan, Suoyue
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [43] Efficient Circuit-Level Nonlinear Analysis of Interference in UWB Receivers
    Rizzoli, Vittorio
    Mastri, Franco
    Costanzo, Alessandra
    Masotti, Diego
    Donzelli, Francesco
    2008 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2008, : 438 - +
  • [44] Efficient Circuit-Level Nonlinear Analysis of Interference in UWB Receivers
    Rizzoli, Vittorio
    Mastri, Franco
    Costanzo, Alessandra
    Masotti, Diego
    Donzelli, Francesco
    2008 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2008, : 381 - +
  • [45] Design and Performance Analysis of Digital Circuits using Carbon Nanotube Transistors
    Singh, Parmjit
    Chandel, Rajeevan
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICICCT), 2017, : 166 - 171
  • [46] Circuit-Level Impact of a-Si:H Thin-Film-Transistor Degradation Effects
    Allee, David R.
    Clark, Lawrence T.
    Vogt, Bryan D.
    Shringarpure, Rahul
    Venugopal, Sameer M.
    Uppili, Shrinivas Gopalan
    Kaftanoglu, Korhan
    Shivalingaiah, Hemanth
    Li, Zi P.
    Fernando, J. J. Ravindra
    Bawolek, Edward J.
    O'Rourke, Shawn M.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (06) : 1166 - 1176
  • [47] Integrated Circuits Design Using Carbon Nanotube Field Effect Transistor
    Kim, Yong-Bin
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 125 - 126
  • [48] Performance Analysis Of Carbon Nanotube Field Effect Transistor With High K Dielectric
    Chacko, Anoob Eapen
    Nesamani, Flavia Princess
    Sujith, I.
    Divakaran, M. B. Rekha
    Prabha, V. Lakshmi
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [50] Circuit-level analysis for the typical parameter property of EAM-DFB
    Wang, Shikang
    Pan, Wei
    Luo, Bin
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (04): : 572 - 577