Circuit-Level Performance Benchmarking and Scalability Analysis of Carbon Nanotube Transistor Circuits

被引:104
|
作者
Patil, Nishant [1 ]
Deng, Jie [1 ]
Mitra, Subhasish [1 ]
Wong, H. -S. Philip [1 ]
机构
[1] Stanford Univ, Stanford, CA 94305 USA
基金
美国国家科学基金会;
关键词
Carbon Nanotube (CNT) density; Carbon Nanotube Field Effect Transistors (CNFETs); circuit performance; scalability; FIELD-EFFECT TRANSISTORS; COMPACT SPICE MODEL; INCLUDING NONIDEALITIES; ALIGNED ARRAYS; GROWTH;
D O I
10.1109/TNANO.2008.2006903
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Carbon nanotubes (CNTs) show great promise as extensions to silicon CMOS due to their excellent electronic properties and extremely small size. Using a Carbon Nanotube Field Effect Transistor (CNFET) SPICE model, we evaluate circuit-level performance of CNFET technology in the presence of CNT fabrication-related nonidealities and imperfections, and parasitic resistances and capacitances extracted from the CNFET circuit layout. We use Monte Carlo simulations using the CNFET SPICE model to investigate the effects of three major CNT process-related imperfections on circuit-level performance: 1) doping variations in the CNFET source and drain regions; 2) CNT diameter variations; and 3) variations caused by the removal of metallic CNTs. The simulation results indicate that metallic CNT removal has the most impact on CNFET variation; less than 8% of CNTs grown should be metallic to reduce circuit performance variation. This paper also presents an analytical model for the scalability of CNFET technology. High CNT density (250 CNTs/mu m) is critical to ensure that performance (delay and energy) gains over silicon CMOS are maintained or improved with shrinking lithographic dimensions.
引用
收藏
页码:37 / 45
页数:9
相关论文
共 50 条
  • [31] Comparative Analysis of Carbon Nanotube Field Effect Transistor and Nanowire Transistor for Low Power Circuit Design
    Singh, Amandeep
    Khosla, Mamta
    Raj, Balwinder
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2016, 11 (03) : 388 - 393
  • [32] System Level Benchmarking with Yield-Enhanced Standard Cell Library for Carbon Nanotube VLSI Circuits
    Bobba, Shashikanth
    Zhang, Jie
    Gaillardon, Pierre-Emmanuel
    Wong, H. -S. Philip
    Mitra, Subhasish
    De Micheli, Giovanni
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2014, 10 (04)
  • [33] Circuit-level simulation of transistor lasers and its application to modelling of microwave photonic links
    Iezekiel, Stavros
    Christou, Andreas
    PHYSICS AND SIMULATION OF OPTOELECTRONIC DEVICES XXIII, 2015, 9357
  • [34] Understanding the Impact of Circuit-Level Inaccuracy on Sensor Network Performance
    Detterer, Paul
    Erdin, Cumhur
    Nabi, Majid
    Basten, Twan
    Jiao, Hailong
    PE-WASUN'18: PROCEEDINGS OF THE 15TH ACM INTERNATIONAL SYMPOSIUM ON PERFORMANCE EVALUATION OF WIRELESS AD HOC, SENSOR, & UBIQUITOUS NETWORKS, 2018, : 107 - 114
  • [35] Parasitic Capacitances: Analytical Models and Impact on Circuit-Level Performance
    Wei, Lan
    Boeuf, Frederic
    Skotnicki, Thomas
    Wong, H. -S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (05) : 1361 - 1370
  • [36] Effects of circuit-level stress on inverter performance and MOSFET characteristics
    Stutzke, N
    Cheek, BJ
    Kumar, S
    Baker, RJ
    Moll, AJ
    Knowlton, WB
    2003 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP - FINAL REPORT, 2003, : 71 - 79
  • [37] Dynamic Response of Carbon Nanotube Field Effect Transistor Circuits
    Xu, Yau
    Srivastava, Ashok
    NANOTECH CONFERENCE & EXPO 2009, VOL 1, TECHNICAL PROCEEDINGS, 2009, : 625 - 628
  • [38] NeuroSim: A Circuit-Level Macro Model for Benchmarking Neuro-Inspired Architectures in Online Learning
    Chen, Pai-Yu
    Peng, Xiaochen
    Yu, Shimeng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (12) : 3067 - 3080
  • [39] Performance Analysis of an Empirical Model of Carbon Nanotube Field Effect Transistor
    Mahdi, Muntasir
    Hossain, Md. Anik
    Saha, Jibesh Kanti
    2018 INTERNATIONAL CONFERENCE ON INNOVATION IN ENGINEERING AND TECHNOLOGY (ICIET), 2018,
  • [40] Technology and Performance: Carbon Nanotube (CNT) Field Effect Transistor (FET) in VLSI Circuit Design
    Farhana, Soheli
    Noordin, Mohd Fauzan
    2016 IEEE 7TH ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS MOBILE COMMUNICATION CONFERENCE (UEMCON), 2016,