Understanding the Impact of Circuit-Level Inaccuracy on Sensor Network Performance

被引:2
|
作者
Detterer, Paul [1 ]
Erdin, Cumhur [1 ]
Nabi, Majid [1 ]
Basten, Twan [1 ,2 ]
Jiao, Hailong [1 ]
机构
[1] Eindhoven Univ Technol, Dept Elect Engn, Eindhoven, Netherlands
[2] TNO, ESI, Eindhoven, Netherlands
关键词
QoS provisioning in wireless and mobile networks; Sensor and actuator networks; approximate computing;
D O I
10.1145/3243046.3243062
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Energy efficiency is of paramount importance in designing low-power wireless sensor nodes. Approximate computing is a new circuit-level technique for reducing power consumption. However, the gain in power by applying this technique is achieved at the cost of computational errors. The impact of such inaccuracies in the circuit level of a radio transceiver chip on the performance of Wireless Sensor Networks (WSNs) has not yet been explored. The applicability of such low-power chip design techniques depends on the overall energy gain and their impact on the network performance. In this paper, we analyze various inaccuracy fields in a radio chip, and quantify their impact on the network performance, in terms of packet latency, goodput, and energy per bit. The analysis is supported by extensive network simulations. The outcome can be used to investigate in which WSN application scenarios such power reduction techniques at circuit level can be applied, given the network performance and energy consumption requirements.
引用
收藏
页码:107 / 114
页数:8
相关论文
共 50 条
  • [1] Parasitic Capacitances: Analytical Models and Impact on Circuit-Level Performance
    Wei, Lan
    Boeuf, Frederic
    Skotnicki, Thomas
    Wong, H. -S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (05) : 1361 - 1370
  • [2] A Circuit-Level Solution for Secure Temperature Sensor
    Kajol, Mashrafi Alam
    Monjur, Mohammad Mezanur Rahman
    Yu, Qiaoyan
    SENSORS, 2023, 23 (12)
  • [3] Performance improvement with circuit-level speculation
    Liu, T
    Lu, SL
    33RD ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE: MICRO-33 2000, PROCEEDINGS, 2000, : 348 - 355
  • [4] Impact of CNT Process Imperfection on Circuit-level Functionality and Yield
    Sheikh, Kaship
    Han, Shu-jen
    Wei, Lan
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 401 - 404
  • [5] Impact of Process Imperfection of CNFET on Circuit-level Performance and Proposal to Improve Using Approximate Circuits
    Wei, Lan
    Sheikh, Kaship
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 152 - 155
  • [6] Effects of circuit-level stress on inverter performance and MOSFET characteristics
    Stutzke, N
    Cheek, BJ
    Kumar, S
    Baker, RJ
    Moll, AJ
    Knowlton, WB
    2003 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP - FINAL REPORT, 2003, : 71 - 79
  • [7] Impact of Drain Voltage Coupling on Device and Circuit-Level Performance of Negative Capacitance Silicon Nanotube FET
    Moparthi, Sandeep
    Tiwari, Pramod Kumar
    Saramekala, Gopi Krishna
    IEEE Transactions on Nanotechnology, 2022, 21 : 547 - 554
  • [8] ELECTROMIGRATION FAILURE OF CIRCUIT-LEVEL INTERCONNECTIONS
    SANCHEZ, JE
    MORRIS, JW
    LLOYD, JR
    JOM-JOURNAL OF THE MINERALS METALS & MATERIALS SOCIETY, 1990, 42 (09): : 41 - 45
  • [9] Impact of Drain Voltage Coupling on Device and Circuit-Level Performance of Negative Capacitance Silicon Nanotube FET
    Moparthi, Sandeep
    Tiwari, Pramod Kumar
    Saramekala, Gopi Krishna
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2022, 21 : 547 - 554
  • [10] CNFET With Process Imperfection: Impact on Circuit-Level Yield and Device Optimization
    Sheikh, Kaship
    Han, Shu-Jen
    Wei, Lan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (12) : 2209 - 2221