Circuit-Level Performance Benchmarking and Scalability Analysis of Carbon Nanotube Transistor Circuits

被引:103
|
作者
Patil, Nishant [1 ]
Deng, Jie [1 ]
Mitra, Subhasish [1 ]
Wong, H. -S. Philip [1 ]
机构
[1] Stanford Univ, Stanford, CA 94305 USA
基金
美国国家科学基金会;
关键词
Carbon Nanotube (CNT) density; Carbon Nanotube Field Effect Transistors (CNFETs); circuit performance; scalability; FIELD-EFFECT TRANSISTORS; COMPACT SPICE MODEL; INCLUDING NONIDEALITIES; ALIGNED ARRAYS; GROWTH;
D O I
10.1109/TNANO.2008.2006903
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Carbon nanotubes (CNTs) show great promise as extensions to silicon CMOS due to their excellent electronic properties and extremely small size. Using a Carbon Nanotube Field Effect Transistor (CNFET) SPICE model, we evaluate circuit-level performance of CNFET technology in the presence of CNT fabrication-related nonidealities and imperfections, and parasitic resistances and capacitances extracted from the CNFET circuit layout. We use Monte Carlo simulations using the CNFET SPICE model to investigate the effects of three major CNT process-related imperfections on circuit-level performance: 1) doping variations in the CNFET source and drain regions; 2) CNT diameter variations; and 3) variations caused by the removal of metallic CNTs. The simulation results indicate that metallic CNT removal has the most impact on CNFET variation; less than 8% of CNTs grown should be metallic to reduce circuit performance variation. This paper also presents an analytical model for the scalability of CNFET technology. High CNT density (250 CNTs/mu m) is critical to ensure that performance (delay and energy) gains over silicon CMOS are maintained or improved with shrinking lithographic dimensions.
引用
收藏
页码:37 / 45
页数:9
相关论文
共 50 条
  • [21] Impact of Process Imperfection of CNFET on Circuit-level Performance and Proposal to Improve Using Approximate Circuits
    Wei, Lan
    Sheikh, Kaship
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 152 - 155
  • [22] fmax Improvement by Controlling Extrinsic Parasitics in Circuit-Level MOS Transistor
    Jhon, Hee-Sauk
    Lee, Jae-Hong
    Lee, Jaeho
    Oh, Byoungchan
    Song, Ickhyun
    Yun, Yeonam
    Park, Byung-Gook
    Lee, Jong-Duk
    Shin, Hyungcheol
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (12) : 1323 - 1325
  • [23] Performance projections for ballistic carbon nanotube FinFET at circuit level
    Zhang, Panpan
    Qiu, Chenguang
    Zhang, Zhiyong
    Ding, Li
    Chen, Bingyan
    Peng, Lianmao
    NANO RESEARCH, 2016, 9 (06) : 1785 - 1794
  • [24] Performance projections for ballistic carbon nanotube FinFET at circuit level
    Panpan Zhang
    Chenguang Qiu
    Zhiyong Zhang
    Li Ding
    Bingyan Chen
    Lianmao Peng
    Nano Research, 2016, 9 : 1785 - 1794
  • [25] Circuit-level Mismatch Modelling and Yield Optimization for CMOS Analog Circuits
    Chen, Mingjing
    Orailoglu, Alex
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 526 - 532
  • [26] Impact of Drain Voltage Coupling on Device and Circuit-Level Performance of Negative Capacitance Silicon Nanotube FET
    Moparthi, Sandeep
    Tiwari, Pramod Kumar
    Saramekala, Gopi Krishna
    IEEE Transactions on Nanotechnology, 2022, 21 : 547 - 554
  • [27] Impact of Drain Voltage Coupling on Device and Circuit-Level Performance of Negative Capacitance Silicon Nanotube FET
    Moparthi, Sandeep
    Tiwari, Pramod Kumar
    Saramekala, Gopi Krishna
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2022, 21 : 547 - 554
  • [28] Carbon nanotube field-effect transistors for high-performance digital circuits - Transient analysis, parasitics, and scalability
    Keshavarzi, Ali
    Raychowdhury, Arijit
    Kurtin, Juanita
    Roy, Kaushik
    De, Vivek
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (11) : 2718 - 2726
  • [29] A spiking neuron circuit based on a carbon nanotube transistor
    Chen, C-L
    Kim, K.
    Truong, Q.
    Shen, A.
    Li, Z.
    Chen, Y.
    NANOTECHNOLOGY, 2012, 23 (27)
  • [30] NBTI Degradation and Recovery in Analog Circuits: Accurate and Efficient Circuit-Level Modeling
    Giering, K. -U.
    Puschkarsky, K.
    Reisinger, H.
    Rzepa, G.
    Rott, G.
    Vollertsen, R.
    Grasser, T.
    Jancke, R.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (04) : 1662 - 1668