Device and circuit-level performance comparison of GAA nanosheet FET with varied geometrical parameters

被引:22
|
作者
Kumari, N. Aruna [1 ]
Prithvi, P. [1 ]
机构
[1] Natl Inst Technol Warangal, Dept Elect & Commun Engn, Warangal 506004, Telangana, India
来源
MICROELECTRONICS JOURNAL | 2022年 / 125卷
关键词
Nanosheet; GAA; SCEs; Analog and RF FOMs; Sub-7-nm; Verilog-A; CMOS INVERTER; NANOWIRE FET; MOSFETS; SPACER; FINFET;
D O I
10.1016/j.mejo.2022.105432
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, DC and analog/RF figures of merit (FOMs) for different geometrical variations of the Gate all around (GAA) Nanosheet FET (NSFET) are computationally examined. For each nanosheet, the thickness (NT) varied from 5 nm to 9 nm and width (NW) varied from 10 nm to 50 nm to analyze the performance variations with the device's geometry. It is observed that DC metrics like switching ratio, drain induced barrier lowering (DIBL), and subthreshold swing (SS) degrade with increment in geometry of NS. Moreover, the increment in analog/RF FOMs like transconductance (gm), output conductance (gds), cutoff frequency (fT), transconductance frequency product (TFP), and gain bandwidth product (GBW) is observed as the width and thickness are increase towards 50 nm and 9 nm, respectively. However, intrinsic gain, GFP, and GTFP deteriorate as the physical dimensions of the NSFET increase. On top of that, inverter and ring oscillator (RO) circuits are designed and the performance is demonstrated by varying width of the nanosheet. The circuit analysis is performed in Cadence Virtuoso tool by using look-up table based Verilog-A model. A decrement of 17.6% in the delay of the inverter is noticed when the width is increased from 10 nm to 50 nm. Also, it is observed that the static current of inverter is less than pA, which ensures less static power dissipation. Furthermore, an increment of 46.5% in fosc of 3-stage RO is observed as width increased to 50 nm. According to the various results analyses, NSFET is a promising device for high performance and high frequency analog/RF applications for sub-7-nm technology nodes.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] Compact Modeling to Device- and Circuit-Level Evaluation of Flexible TMD Field-Effect Transistors
    Gholipour, Morteza
    Chen, Ying-Yu
    Chen, Deming
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (04) : 820 - 831
  • [42] Channel-hot-carrier degradation in the channel of junctionless transistors: a device- and circuit-level perspective
    Panchore, Meena
    Bramhane, Lokesh
    Singh, Jawar
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (03) : 1196 - 1201
  • [43] Channel-hot-carrier degradation in the channel of junctionless transistors: a device- and circuit-level perspective
    Meena Panchore
    Lokesh Bramhane
    Jawar Singh
    Journal of Computational Electronics, 2021, 20 : 1196 - 1201
  • [44] Device and circuit-level evaluation of a zero-cost transistor architecture developed via process optimization
    Devoge, Paul
    Aziza, Hassen
    Lorenzini, Philippe
    Masson, Pascal
    Malherbe, Alexandre
    Julien, Franck
    Marzaki, Abderrezak
    Regnier, Arnaud
    Niel, Stephan
    SOLID-STATE ELECTRONICS, 2023, 201
  • [45] Device and Compact Circuit-Level Modeling of Graphene Field-Effect Transistors for RF and Microwave Applications
    Sang, Lei
    Xu, Yulong
    Wu, Yun
    Chen, Rongmin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (08) : 2559 - 2570
  • [46] Investigation of light doping and hetero gate dielectric carbon nanotube tunneling field-effect transistor for improved device and circuit-level performance
    Wang, Wei
    Sun, Yuan
    Wang, Huan
    Xu, Hongsong
    Xu, Min
    Jiang, Sitao
    Yue, Gongshu
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2016, 31 (03)
  • [47] Impact of Process Imperfection of CNFET on Circuit-level Performance and Proposal to Improve Using Approximate Circuits
    Wei, Lan
    Sheikh, Kaship
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 152 - 155
  • [48] Geometrical Variability Impact on the Performance of Sub-3 nm Gate-All-Around Stacked Nanosheet FET
    Yadav, Nisha
    Jadav, Sunil
    Saini, Gaurav
    SILICON, 2022, 14 (16) : 10681 - 10693
  • [49] Effects of Ambient and Annealing Temperature in HfO2 Based RRAM Device Modeling and Circuit-Level Implementation
    Napolean, A.
    Sivamangai, N. M.
    Rajesh, S.
    Naveenkumar, R.
    Sharon, N.
    Nithya, N.
    Kamalnath, S.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (02)
  • [50] Impact of geometrical parameters and substrate on analog/RF performance of stacked nanosheet field effect transistor
    Jegadheesan, V
    Sivasankaran, K.
    Konar, Aniruddha
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2019, 93 : 188 - 195