Device and circuit-level performance comparison of GAA nanosheet FET with varied geometrical parameters

被引:22
|
作者
Kumari, N. Aruna [1 ]
Prithvi, P. [1 ]
机构
[1] Natl Inst Technol Warangal, Dept Elect & Commun Engn, Warangal 506004, Telangana, India
来源
MICROELECTRONICS JOURNAL | 2022年 / 125卷
关键词
Nanosheet; GAA; SCEs; Analog and RF FOMs; Sub-7-nm; Verilog-A; CMOS INVERTER; NANOWIRE FET; MOSFETS; SPACER; FINFET;
D O I
10.1016/j.mejo.2022.105432
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, DC and analog/RF figures of merit (FOMs) for different geometrical variations of the Gate all around (GAA) Nanosheet FET (NSFET) are computationally examined. For each nanosheet, the thickness (NT) varied from 5 nm to 9 nm and width (NW) varied from 10 nm to 50 nm to analyze the performance variations with the device's geometry. It is observed that DC metrics like switching ratio, drain induced barrier lowering (DIBL), and subthreshold swing (SS) degrade with increment in geometry of NS. Moreover, the increment in analog/RF FOMs like transconductance (gm), output conductance (gds), cutoff frequency (fT), transconductance frequency product (TFP), and gain bandwidth product (GBW) is observed as the width and thickness are increase towards 50 nm and 9 nm, respectively. However, intrinsic gain, GFP, and GTFP deteriorate as the physical dimensions of the NSFET increase. On top of that, inverter and ring oscillator (RO) circuits are designed and the performance is demonstrated by varying width of the nanosheet. The circuit analysis is performed in Cadence Virtuoso tool by using look-up table based Verilog-A model. A decrement of 17.6% in the delay of the inverter is noticed when the width is increased from 10 nm to 50 nm. Also, it is observed that the static current of inverter is less than pA, which ensures less static power dissipation. Furthermore, an increment of 46.5% in fosc of 3-stage RO is observed as width increased to 50 nm. According to the various results analyses, NSFET is a promising device for high performance and high frequency analog/RF applications for sub-7-nm technology nodes.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] Parasitic Capacitances: Analytical Models and Impact on Circuit-Level Performance
    Wei, Lan
    Boeuf, Frederic
    Skotnicki, Thomas
    Wong, H. -S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (05) : 1361 - 1370
  • [22] Effects of circuit-level stress on inverter performance and MOSFET characteristics
    Stutzke, N
    Cheek, BJ
    Kumar, S
    Baker, RJ
    Moll, AJ
    Knowlton, WB
    2003 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP - FINAL REPORT, 2003, : 71 - 79
  • [23] Tunnel FET with non-uniform gate capacitance for improved device and circuit level performance
    Alper, C.
    De Michielis, L.
    Dagtekin, N.
    Lattanzio, L.
    Bouvet, D.
    Ionescu, A. M.
    SOLID-STATE ELECTRONICS, 2013, 84 : 205 - 210
  • [24] Design insights into a junctionless nanosheet FET (JL-NSFET) for switching and Analog/RF applications: Device to circuit level assessment
    Bheemudu, Vadthya
    Vaithiyanathan, Dhandapani
    Kaur, Baljit
    MICROELECTRONICS JOURNAL, 2024, 149
  • [25] M-PRES: a statistical tool for modelling the impact of manufacturing process variations on circuit-level performance parameters
    Shedabale, S.
    Russell, G.
    Yakovlev, A.
    IET CIRCUITS DEVICES & SYSTEMS, 2011, 5 (05) : 403 - 410
  • [26] Autonomous Data-driven Model for Extraction of VCSEL Circuit-level Parameters
    Khan, Ihtesham
    Tunesi, Lorenzo
    Masood, Muhammad Umar
    Ghillino, Enrico
    Curri, Vittorio
    Carena, Andrea
    Bardella, Paolo
    2022 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE, ACP, 2022, : 1530 - 1533
  • [27] Device and circuit-level performance of carbon nanotube field-effect transistor with benchmarking against a nano-MOSFET
    Tan, Michael Loong Peng
    Lentaris, Georgios
    Amaratunga, Gehan A. J.
    NANOSCALE RESEARCH LETTERS, 2012, 7
  • [28] Device and circuit-level performance of carbon nanotube field-effect transistor with benchmarking against a nano-MOSFET
    Michael Loong Peng Tan
    Georgios Lentaris
    Gehan AJ Amaratunga
    Nanoscale Research Letters, 7
  • [29] Compact Modeling of Process Variations in Nanosheet Complementary FET (CFET) and Circuit Performance Predictions
    Yang, Xiaoqiao
    Sun, Yabin
    Li, Xiaojin
    Shi, Yanling
    Liu, Ziyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (07) : 3935 - 3942
  • [30] Device and circuit-level analog performance trade-offs: a comparative study of planar bulk FETs versus FinFETs
    Subramanian, V
    Parvais, B
    Borremans, J
    Mercha, A
    Linten, D
    Wambacq, P
    Loo, J
    Dehan, M
    Collaert, N
    Kubicek, S
    Lander, RJP
    Hooker, JC
    Cubaynes, FN
    Donnay, S
    Jurczak, M
    Groeseneken, G
    Sansen, W
    Decoutere, S
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 919 - 922