Process Variation Aware D-Flip-Flop Design using Regression Analysis

被引:0
|
作者
Nishizawa, Shinichi [1 ]
Onodera, Hidetoshi [2 ]
机构
[1] Saitama Univ, Grad Sch Sci & Engn, Sakura Ku, 255 Shimo Ohkubo, Saitama 3388570, Japan
[2] Kyoto Univ, Grad Sch Informat, Sakyo Ku, Yoshida Honmachi, Kyoto 6068501, Japan
关键词
DELAY-AREA DOMAIN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a design methodology for process variation aware D-Flip-Flop (DFF) using regression analysis. We propose to use a regression analysis to model the worst-case delay characteristics of a DFF under process variation. We utilize the regression equations for transistor widths tuning of the DFF to improve its worst-case delay performance. Regression analysis can not only identify the performance-critical transistors inside the DFF, but also shows these impacts on DFF delay performance in quantitative form. Proposed design methodology is verified using Monte-Carlo simulation. The result shows the proposed method achieves to design a DFF which has similar or better delay characteristics in comparison with the DFF designed by an experienced cell designer.
引用
收藏
页码:88 / 93
页数:6
相关论文
共 50 条
  • [41] Rad-Hard Designs by Automated Latching-Delay Assignment and Time-Borrowable D-Flip-Flop
    Lin, Dave Y. -W.
    Wen, Charles H. -P.
    IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (05) : 1008 - 1020
  • [42] Variation-Aware Flip-Flop Energy Optimization for Ultra Low Voltage Operation
    Kamakari, Tatsuya
    Nishizawa, Shinichi
    Ishihara, Tohru
    Onodera, Hidetoshi
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 17 - 22
  • [43] Low Power High Speed D Flip Flop Design using Improved SVL Technique
    Sushma, G.
    Ramesh, V.
    2016 5TH INTERNATIONAL CONFERENCE ON RECENT TRENDS IN INFORMATION TECHNOLOGY (ICRTIT), 2016,
  • [44] Design of Q-IDEN D Flip-Flop Using RS-latch
    Shim, Sangmi
    Na, Gisoo
    Park, Seungwoo
    Hong, Seunghong
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2006, 6 (9A): : 196 - 201
  • [45] Comparative Analysis of MTCMOS and SVL Based Flip Flop Design
    Joshi, Pooja
    Khandelwal, Saurabh
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2015, 10 (02): : 155 - 166
  • [46] High Performance FinFET Based D Flip Flop Including Parameter Variation
    Joshi, Pooja
    Khandelwal, Saurabh
    Akashe, Shyam
    ADVANCES IN OPTICAL SCIENCE AND ENGINEERING, 2015, 166 : 239 - 243
  • [47] DAD-FF: Hardening Designs by Delay-Adjustable D-Flip-Flop for Soft-Error-Rate Reduction
    Lin, Dave Y. -W.
    Wen, Charles H. -P.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (04) : 1030 - 1042
  • [48] Dynamic Flip-Flop Conversion to Tolerate Process Variation in Low Power Circuits
    Nejat, Mehrzad
    Alizadeh, Bijan
    Afzali-Kusha, Ali
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [49] A Variation-Aware Robust Gated Flip-Flop for Power-Constrained FSM Application
    Bhattacharjee, Pritam
    Majumder, Alak
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (07)
  • [50] New D-type flip-flop design using negative differential resistance circuits
    Liang, Dong-Shong
    Gan, Kwang-Jow
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 258 - +