Process Variation Aware D-Flip-Flop Design using Regression Analysis

被引:0
|
作者
Nishizawa, Shinichi [1 ]
Onodera, Hidetoshi [2 ]
机构
[1] Saitama Univ, Grad Sch Sci & Engn, Sakura Ku, 255 Shimo Ohkubo, Saitama 3388570, Japan
[2] Kyoto Univ, Grad Sch Informat, Sakyo Ku, Yoshida Honmachi, Kyoto 6068501, Japan
关键词
DELAY-AREA DOMAIN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a design methodology for process variation aware D-Flip-Flop (DFF) using regression analysis. We propose to use a regression analysis to model the worst-case delay characteristics of a DFF under process variation. We utilize the regression equations for transistor widths tuning of the DFF to improve its worst-case delay performance. Regression analysis can not only identify the performance-critical transistors inside the DFF, but also shows these impacts on DFF delay performance in quantitative form. Proposed design methodology is verified using Monte-Carlo simulation. The result shows the proposed method achieves to design a DFF which has similar or better delay characteristics in comparison with the DFF designed by an experienced cell designer.
引用
收藏
页码:88 / 93
页数:6
相关论文
共 50 条
  • [21] QCA-Based Reliable Fundamental Units for Multiplexer-Demultiplexer and D-Flip-Flop
    Sharma, Vijay Kumar
    INTERNATIONAL JOURNAL OF NANOSCIENCE, 2023, 22 (01)
  • [22] Flexible processor based on full-adder/D-flip-flop merged module (FDMM)
    Sakaidani, S
    Miyamoto, N
    Ohmi, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2001, 40 (4B): : 2581 - 2584
  • [23] A novel design for ultra-low power pulse-triggered D-Flip-Flop with optimized leakage power
    Karimi, Ahmad
    Rezai, Abdalhossein
    Hajhashemkhani, Mohammad Mahdi
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 160 - 166
  • [24] INTEGRATED BIPOLAR MASTER SLAVE D-FLIP-FLOP WITH MULTIPLEXING CAPABILITY FOR GBIT/S OPERATION
    DERKSEN, RH
    REIN, HM
    VATHKE, J
    ELECTRONICS LETTERS, 1984, 20 (15) : 628 - 630
  • [25] A three-valued D-flip-flop and shift register using multiple-junction surface tunnel transistors
    Uemura, T
    Baba, T
    31ST INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2001, : 89 - 93
  • [26] A Hysteresis-Based D-Flip-Flop Design in 28 nm CMOS for Improved SER Hardness at Low Performance Overhead
    Narasimham, Balaji
    Chandrasekharan, Karthik
    Liu, Zeke
    Wang, Jung K.
    Djaja, Gregory
    Gaspard, Nelson J.
    Kauppila, Jeffrey S.
    Bhuva, Bharat L.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (06) : 2847 - 2851
  • [27] A three-valued D-flip-flop and shift register using multiple-junction surface tunnel transistors
    Uemura, T
    Baba, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (08) : 1336 - 1340
  • [28] High-speed single D-flip-flop pseudo-random bit sequence generator
    Pavlovic, L
    Vidmar, M
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2005, 35 (02): : 72 - 76
  • [29] Comparative analysis of process variation impact on flip-flop power-performance
    Hansson, Martin
    Alvandpour, Atila
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3744 - 3747
  • [30] A novel CMOS power efficient and glitch free D-flip-flop for dual-modulus prescaler
    Zhang, HY
    El-Masry, EI
    Proceedings of the Third IASTED International Conference on Circuits, Signals, and Systems, 2005, : 1 - 4