Process Variation Aware D-Flip-Flop Design using Regression Analysis

被引:0
|
作者
Nishizawa, Shinichi [1 ]
Onodera, Hidetoshi [2 ]
机构
[1] Saitama Univ, Grad Sch Sci & Engn, Sakura Ku, 255 Shimo Ohkubo, Saitama 3388570, Japan
[2] Kyoto Univ, Grad Sch Informat, Sakyo Ku, Yoshida Honmachi, Kyoto 6068501, Japan
关键词
DELAY-AREA DOMAIN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a design methodology for process variation aware D-Flip-Flop (DFF) using regression analysis. We propose to use a regression analysis to model the worst-case delay characteristics of a DFF under process variation. We utilize the regression equations for transistor widths tuning of the DFF to improve its worst-case delay performance. Regression analysis can not only identify the performance-critical transistors inside the DFF, but also shows these impacts on DFF delay performance in quantitative form. Proposed design methodology is verified using Monte-Carlo simulation. The result shows the proposed method achieves to design a DFF which has similar or better delay characteristics in comparison with the DFF designed by an experienced cell designer.
引用
收藏
页码:88 / 93
页数:6
相关论文
共 50 条
  • [31] A CMOS dual-modulus prescaler based on a new charge sharing free D-flip-flop
    Yang, SH
    Lee, CH
    Cho, KR
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 276 - 280
  • [32] Impact of D-Flip-Flop Architectures and Designs on Single-Event Upset Induced by Heavy Ions
    Artola, L.
    Hubert, G.
    Ducret, S.
    Mekki, J.
    Al Youssef, Ahmad
    Ricard, N.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (08) : 1776 - 1782
  • [33] Design of a D Flip Flop for Optimization of Power Dissipation using GDI Technique
    Aparna, B.
    Anandi, V
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 172 - 177
  • [34] Design of D flip-flop and T flip-flop using Mach-Zehnder interferometers for high-speed communication
    Kumar, Santosh
    Singh, Gurdeep
    Bisht, Ashish
    Amphawan, Angela
    APPLIED OPTICS, 2015, 54 (21) : 6397 - 6405
  • [35] A Novel 0.5 V MCML D-Flip-Flop Topology Exploiting Forward Body Bias Threshold Lowering
    Scotti, Giuseppe
    Trifiletti, Alessandro
    Palumbo, Gaetano
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (03) : 560 - 564
  • [36] High Performance and Power-aware Scan Flip-Flop Design
    Eedupuganti, Kalyan
    Murty, N. S.
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 52 - 55
  • [37] Design and simulation of all optical shift registers using D flip-flop
    Ramachandran, Manohari
    Prince, Shanthi
    Kambham, Archana
    Maruthi, Naga
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2020, 62 (07) : 2427 - 2438
  • [38] Using D flip-flop with reset terminal to design PFD in QCA nanotechnology
    Binaei, Reza
    Gholami, Mohammad
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2020, 107 (12) : 1940 - 1962
  • [39] Improved D Fuzzy Flip-Flop: The Design and Implementation
    Kaur, Ramanpreet
    Kaur, Gurmeet
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [40] Design and Analysis of High-Performance and Low-Power Quaternary Latch, Quaternary D Flip-Flop and XY Flip-Flop
    Shadwani, Mayank
    Bansal, Urvashi
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2022, 60 (12) : 1004 - 1015