Test Planning and Test Access Mechanism Design for Stacked Chips using ILP

被引:0
|
作者
SenGupta, Breeta [1 ]
Larsson, Erik [1 ]
机构
[1] Lund Univ, Lund, Sweden
关键词
OPTIMIZATION;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we propose a scheme for test planning and test access mechanism (TAM) design for stacked integrated circuits (SICs) that are designed in a core-based manner. Our scheme minimizes the test cost, which is given as the weighted sum of the test time and the TAM width. The test cost is evaluated for a test flow that consists of a wafer sort test of each individual chip and a package test of the complete stack of chips. We use an Integer Linear Programming (ILP) model to find the optimal test cost. The ILP model is implemented on several designs constructed from ITC'02 benchmarks. The experimental results show significant reduction in test cost compared to when using schemes, which are optimized for non-stacked chips.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Test wrapper and test access mechanism co-optimization for system-on-chip
    Iyengar, V
    Chakrabarty, K
    Marinissen, EJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (02): : 213 - 230
  • [42] Hybrid Test Access Mechanism for Multiple Identical Cores
    Lee, Sangjun
    Park, Jongho
    Lee, Inhwan
    Lee, Kwonhyoung
    Kang, Sungho
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 365 - 366
  • [43] Oxide degradation mechanism in stacked-gate flash memory using the cell array stress test
    Tsai, SH
    Hung, JS
    Wang, NF
    Horng, JH
    Houng, MP
    Wang, YH
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2003, 18 (09) : 857 - 863
  • [44] DESIGN, FABRICATION AND TEST OF 16K BUBBLE MEMORY CHIPS
    不详
    IEEE TRANSACTIONS ON MAGNETICS, 1975, 11 (05) : 1157 - 1159
  • [45] Design of a Test System for the Development of Advanced Video Chips and Software Algorithms
    Falkinger, Marita
    Kranzfelder, Michael
    Wilhelm, Dirk
    Stemp, Verena
    Koepf, Susanne
    Jakob, Judith
    Hille, Andreas
    Endress, Wolfgang
    Feussner, Hubertus
    Schneider, Armin
    SURGICAL INNOVATION, 2015, 22 (02) : 155 - 162
  • [46] CIRCUIT-DESIGN FOR NUCLEAR RADIATION TEST OF CMOS MULTIPLIER CHIPS
    LIM, TS
    MARTIN, RL
    HUGHES, HL
    IEEE CIRCUITS & DEVICES, 1986, 2 (05): : 29 - 33
  • [47] Design and test of a compact twisted stacked YBCO cable for fusion application
    Li, Yifeng
    Dai, Shaotao
    Yang, Junfeng
    Ma, Tao
    PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2024, 625
  • [48] Test Planning with Construction Elements Automatically from the Design to the Measurement Sequence and Test Result
    Banzhaf, Klaus
    Imkamp, Dietrich
    KOORDINATENMESS-TECKNIK 2010: TECHNOLOGIEN FUR EINE WIRTSCHAFTLICHE PRODUKTION, 2010, 2120 : 269 - 280
  • [49] Prototype Design and Test of Blockchain Radio Access Network
    Le, Yuwei
    Ling, Xintong
    Wang, Jiaheng
    Ding, Zhi
    2019 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS WORKSHOPS (ICC WORKSHOPS), 2019,
  • [50] Access: Issues in language test design and delivery.
    Kenyon, DM
    MODERN LANGUAGE JOURNAL, 1999, 83 (02): : 274 - 276