Design a Delay Amplified Digital Aging Sensor Circuit in 65nm CMOS

被引:0
|
作者
Ding, Dailu [1 ]
Zhang, Yuejun [1 ]
Wang, Pengjun [1 ]
Qian, Haoyu [1 ]
Li, Gang [1 ]
机构
[1] Ningbo Univ, Inst Circuits & Syst, Ningbo 315211, Zhejiang, Peoples R China
基金
星火计划; 中国国家自然科学基金;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the decrease of the transistor feature size, aging phenomena is becoming one key factor affecting the performance of the circuit. Digital measure the performance degradation is one of critical problems in aging adaptive design technique. In this paper, we propose a delay amplified digital (DAD) aging sensor circuit which is combined aging principle with delay amplified circuit. Firstly, a reference delay circuit is designed according to the monitored combinational logic circuit. The reference and combinational logic circuit generate an enable pulse. To improve the measurement accuracy, the enable pulse is amplified by N times by a timing multiplier circuit (TMC). Finally, digital sampling circuit output aging degradation using amplified enable pulse. Under TSMC 65nm CMOS technology, DAD aging sensor circuit is designed. Experimental results show that the precision of aging sensor has a correct function.
引用
收藏
页码:1449 / 1451
页数:3
相关论文
共 50 条
  • [31] An All-Digital Clock and Data Recovery Circuit for Spread Spectrum Clocking Applications in 65nm CMOS Technology
    Chung, Ching-Che
    Sheng, Duo
    Lin, Yang-Di
    2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 91 - 94
  • [32] VCO-Based ADC With Digital Background Calibration in 65nm CMOS
    Li, Sulin
    Gong, Jianping
    McNeill, John A.
    2018 16TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2018, : 195 - 199
  • [33] Research on the influences of well structure on dose rate effects in 65nm CMOS circuit
    Chen, Qian
    Han, Jianwei
    Ma, Yingqi
    Li, Sai
    Liu, Jingtian
    Chi, Yaqing
    Liang, Bin
    IEICE ELECTRONICS EXPRESS, 2020, 17 (14):
  • [34] An Improved Small Signal Equivalent Circuit Modeling Based On 65nm CMOS Technology
    Yang, Kunyu
    Wu, Yunqiu
    Cong, Shili
    Yu, Yiming
    Zhao, Chenxi
    Liu, Huihua
    Tang, Hongyan
    Xu, Yuehang
    Kang, Kai
    PROCEEDINGS OF THE 2019 IEEE ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), 2019, : 702 - 704
  • [35] 0.42-to-1.20V Read Assist Circuit for SRAMs in CMOS 65nm
    Abouzeid, Fady
    Clerc, Sylvain
    Pelloux-Prayer, Bertrand
    Roche, Philippe
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [36] Implementation of a Driver Circuit in 65nm CMOS technology for Body-Coupled Communication
    Maruf, Md Hasan
    Korishe, Abdulah
    Roy, Sajib
    2014 1ST INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION & COMMUNICATION TECHNOLOGY (ICEEICT 2014), 2014,
  • [37] A SRAM design on 65nm CMOS technology with integrated leakage reduction scheme
    Zhang, K
    Bhattacharya, U
    Chen, Z
    Hamzaoglu, F
    Murray, D
    Vallepalli, N
    Wang, Y
    Zheng, B
    Bohr, M
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 294 - 295
  • [38] Design of a Reconfigurable Chaos Gate with Enhanced Functionality Space in 65nm CMOS
    Shanta, Aysha S.
    Majumder, Md. Badruddoja
    Hasan, Md Sakib
    Uddin, Mesbah
    Rose, Garrett S.
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 1016 - 1019
  • [39] Design and Characterization of a 65nm CMOS Wireless RFID Reader for ECoG Tag
    De Venuto, Daniela
    Rabaey, Jan M.
    2017 7TH IEEE INTERNATIONAL WORKSHOP ON ADVANCES IN SENSORS AND INTERFACES (IWASI), 2017, : 9 - 14
  • [40] A design of 2.4GHz rectifier in 65nm CMOS with 31 % efficiency
    Gao, Hao
    Matters-Kammerer, Marion
    Milosevic, Dusan
    Linnartz, Jean-Paul M. G.
    Baltus, Peter
    PROCEEDINGS OF 2013 20TH IEEE SYMPOSIUM ON COMMUNICATIONS AND VEHICULAR TECHNOLOGY IN THE BENELUX (IEEE SCVT 2013), 2013,