Design a Delay Amplified Digital Aging Sensor Circuit in 65nm CMOS

被引:0
|
作者
Ding, Dailu [1 ]
Zhang, Yuejun [1 ]
Wang, Pengjun [1 ]
Qian, Haoyu [1 ]
Li, Gang [1 ]
机构
[1] Ningbo Univ, Inst Circuits & Syst, Ningbo 315211, Zhejiang, Peoples R China
基金
星火计划; 中国国家自然科学基金;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the decrease of the transistor feature size, aging phenomena is becoming one key factor affecting the performance of the circuit. Digital measure the performance degradation is one of critical problems in aging adaptive design technique. In this paper, we propose a delay amplified digital (DAD) aging sensor circuit which is combined aging principle with delay amplified circuit. Firstly, a reference delay circuit is designed according to the monitored combinational logic circuit. The reference and combinational logic circuit generate an enable pulse. To improve the measurement accuracy, the enable pulse is amplified by N times by a timing multiplier circuit (TMC). Finally, digital sampling circuit output aging degradation using amplified enable pulse. Under TSMC 65nm CMOS technology, DAD aging sensor circuit is designed. Experimental results show that the precision of aging sensor has a correct function.
引用
收藏
页码:1449 / 1451
页数:3
相关论文
共 50 条
  • [41] Design Considerations of STCB OTA in CMOS 65nm with Large Capacitive Loads
    Mak, Kai Ho
    Ho, Marco
    Leung, Ka Nang
    Goh, Wang Ling
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2465 - 2468
  • [42] High-power Digital Envelope Modulator for a Polar Transmitter in 65nm CMOS
    Collados, Manel
    van Zeijl, Paul T. M.
    Pavlovic, Nenad
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 733 - +
  • [43] Design of a Linear-in-dB Power Detector in 65nm CMOS Technology
    Kiela, K.
    Jurgo, M.
    Navickas, R.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2013, 19 (10) : 91 - 94
  • [44] A Bandwidth Tracking Technique for a 65nm CMOS Digital Phase-Locked Loop
    Hsieh, Ping-Hsuan
    Maxey, Jay
    Yang, Chih-Kong Ken
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 124 - +
  • [45] A 6-bit Arbitrary Digital Noise Emulator in 65nm CMOS Technology
    Matsuno, Tetsuro
    Fujimoto, Daisuke
    Kosaka, Daisuke
    Hamanishi, Naoyuki
    Tanabe, Ken
    Shiochi, Masazumi
    Nagata, Makoto
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 187 - +
  • [46] A wideband 6-bit Digital Attenuator with high accuracy in 65nm CMOS
    Ye, Jiao
    Li, Wei
    Gong, Jie
    Hu, Jintao
    He, Lai
    Wang, Tao
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1142 - 1144
  • [47] A High Magnetic Coupling, Low Loss, Stacked Balun in Digital 65nm CMOS
    Akhtar, Siraj
    Taylor, Richard
    Litmanen, Petteri
    RFIC: 2009 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2009, : 459 - 462
  • [48] A 65nm CMOS 2.4 GHz Phase Shifter based Direct Digital Synthesizer
    Finateu, T.
    Badets, F.
    Deval, Y.
    Begueret, J. B.
    Belot, D.
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 623 - 625
  • [49] Design challenges at 65nm and beyond
    Kahng, Andrew B.
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1466 - 1467
  • [50] A Compact 67 GHz Oscillator in 65nm CMOS
    Pepe, Domenico
    Zito, Domenico
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,