Design a Delay Amplified Digital Aging Sensor Circuit in 65nm CMOS

被引:0
|
作者
Ding, Dailu [1 ]
Zhang, Yuejun [1 ]
Wang, Pengjun [1 ]
Qian, Haoyu [1 ]
Li, Gang [1 ]
机构
[1] Ningbo Univ, Inst Circuits & Syst, Ningbo 315211, Zhejiang, Peoples R China
基金
星火计划; 中国国家自然科学基金;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the decrease of the transistor feature size, aging phenomena is becoming one key factor affecting the performance of the circuit. Digital measure the performance degradation is one of critical problems in aging adaptive design technique. In this paper, we propose a delay amplified digital (DAD) aging sensor circuit which is combined aging principle with delay amplified circuit. Firstly, a reference delay circuit is designed according to the monitored combinational logic circuit. The reference and combinational logic circuit generate an enable pulse. To improve the measurement accuracy, the enable pulse is amplified by N times by a timing multiplier circuit (TMC). Finally, digital sampling circuit output aging degradation using amplified enable pulse. Under TSMC 65nm CMOS technology, DAD aging sensor circuit is designed. Experimental results show that the precision of aging sensor has a correct function.
引用
收藏
页码:1449 / 1451
页数:3
相关论文
共 50 条
  • [21] Optimal Body Biasing for Maximizing Circuit Performance in 65nm CMOS Technology
    Moradi, Farshad
    Tuan Vu Cao
    Wisland, Dag T.
    Aunet, Snorre
    Mahmoodi, Hamid
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [22] A 65nm CMOS Technology Radiation-Hard Bandgap Reference Circuit
    Vergine, Tommaso
    Michelis, Stefano
    De Matteis, Marcello
    Baschirotto, Andrea
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [23] Impact of temperature fluctuations on circuit characteristics in 180nm and 65nm CMOS technologies
    Kumar, Ranjith
    Kursun, Volkan
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3858 - +
  • [24] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology
    Chung, Ching-Che
    Chang, Chia-Lin
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69
  • [25] A Low Power Temperature Sensor for IOT Applications in CMOS 65nm Technology
    Garulli, Nicola
    Boni, Andrea
    Caselli, Michele
    Magnanini, Alessandro
    Tonelli, Matteo
    2017 IEEE 7TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2017, : 92 - 96
  • [26] A Multiphase Interpolating Digital Power Amplifier for TX Beamforming in 65nm CMOS
    Bai, Zhidong
    Yuan, Wen
    Azam, Ali
    Walling, Jeffrey Sean
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 78 - +
  • [27] Design of Sigma-Delta Analog-to-Digital Converters Implemented in 65nm Digital CMOS Process for LoRa
    Dellosa, Doreen
    del Mundo, Mel-Jie Bentz
    Manzanares, Gelyn
    Marqueses, Edrian Daniel
    Valverde, Edzhel Rose
    Alarcon, Louis
    Densing, Chris Vincent
    Maestro, Rico Jossel
    Rosales, Marc
    de Leon, Maria Theresa
    TENCON 2017 - 2017 IEEE REGION 10 CONFERENCE, 2017, : 500 - 504
  • [28] A 60GHz Transformer Coupled Amplifier in 65nm Digital CMOS
    Boers, Michael
    2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 343 - 346
  • [29] Design of Single-Event Tolerant Latches in 65nm CMOS Technology for Enhanced Scan Delay Testing
    Qi, Chunhua
    Xiao, Liyi
    Wang, Tianqi
    Wang, Mingjiang
    2017 PROGNOSTICS AND SYSTEM HEALTH MANAGEMENT CONFERENCE (PHM-HARBIN), 2017, : 224 - 229
  • [30] 65nm CMOS BULK to SOI comparison
    Pelloie, J. L.
    Laplanche, Y.
    Chen, T. F.
    Huang, Y. T.
    Liu, P. W.
    Chiang, W. T.
    Huang, M. Y. T.
    Tsai, C. H.
    Cheng, Y. C.
    Tsai, C. T.
    Ma, G. H.
    2007 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 2007, : 69 - +