Dual die processor package design optimization and performance evaluation

被引:3
|
作者
Suryakumar, Mahadevan [1 ]
Hasan, Altaf [1 ]
Phan, Lu-vong [1 ]
Sarangi, Ananda [1 ]
Fan, Salina [1 ]
机构
[1] Intel Corp, 5000,W Chandler Blvd, Chandler, AZ 85226 USA
关键词
D O I
10.1109/ECTC.2006.1645650
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The quest for higher performance in microprocessors has steered the industry towards multi-core architectures which has significantly increased the challenges in silicon-package integration. In the past, designers have exploited parallelism through Hyper Threading (HT) technology where the operating system sees one physical processor as. two logical processors. Even though HT simulates dual processing, the performance gain from HT is limited to applications that don't utilize same processor resources. For example if an application generates two floating point intensive threads, the execution of these threads would need to alternate with the single floating point unit and in most cases this would result in performance slow down. To address this problem, an integration of multiple dies to increase processor resources namely Level1/Level2 cache, registers, Floating Point Units etc., is warranted so the execution of the threads can be done in parallel. Although this configuration is scalable and improves performance, adds considerable package design challenges to generate optimized solutions.
引用
收藏
页码:215 / +
页数:2
相关论文
共 50 条
  • [41] Electrical Performance Analysis for Bridge Die Package Solution
    Pan, Po Chih
    Chu, Fu Cheng
    Kuo, Hung Chun
    Jhong, Ming Fong
    Huang, Chih Yi
    Wang, Chen Chao
    2022 International Conference on Electronics Packaging, ICEP 2022, 2022, : 113 - 114
  • [42] Design and evaluation of a photonic FFT processor
    Rozier, RG
    Kiamilev, FE
    Krishnamoorthy, AV
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1997, 41 (01) : 131 - 136
  • [43] Performance models for network processor design
    Wolf, T
    Franklin, MA
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2006, 17 (06) : 548 - 561
  • [44] SD-TSOP package thermal design validation & reliability performance evaluation
    Ooi, Chun Keang
    Chiu, Chia-Pin
    Chan, Joo Leong
    We, Martin Tay Tiong
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 800 - 805
  • [45] Design and evaluation of a photonic FFT processor
    Rozier, G
    Kiamilev, FE
    Krishnan, AV
    IEEE/LEOS 1996 SUMMER TOPICAL MEETINGS - ADVANCED APPLICATIONS OF LASERS IN MATERIALS AND PROCESSING, DIGEST, 1996, : B105 - B106
  • [46] Evaluation and optimization of package processing, design, and reliability through solder joint profile prediction
    Yeung, BH
    Lee, TYT
    51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 925 - 930
  • [47] Package Design Optimization for Electrical Performance of a Power Module using Finite Element Analysis
    Almagro, Erwin Ian V.
    Paek, Seung-Han
    Lec, Taek-Keun
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 1023 - +
  • [48] Chip-Package-PCB Co-Design for Optimization of Wireless Receiver Performance
    Sun, Ruey-Bo
    Chang, Po-Yang
    Wang, Ting-Kuang
    Hung, Chih-Ming
    2012 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2012, : 116 - 119
  • [49] Highly Efficient Robust Optimization Design Method for Improving Automotive Acoustic Package Performance
    Dong, Junhong
    Ma, Fangwu
    Gu, Cansong
    Hao, Yaodong
    SAE INTERNATIONAL JOURNAL OF VEHICLE DYNAMICS STABILITY AND NVH, 2020, 4 (03): : 291 - 304
  • [50] Design Optimization for Electrical Performance of a LFBGA Package Using EM-field Simulation
    Hunat, Christopher
    Tubillo, Carolyn
    Wang, Chuen Khiang
    Liang, Ren
    Suthiwongsunthorn, Nathapong
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 770 - 773