Dual die processor package design optimization and performance evaluation

被引:3
|
作者
Suryakumar, Mahadevan [1 ]
Hasan, Altaf [1 ]
Phan, Lu-vong [1 ]
Sarangi, Ananda [1 ]
Fan, Salina [1 ]
机构
[1] Intel Corp, 5000,W Chandler Blvd, Chandler, AZ 85226 USA
关键词
D O I
10.1109/ECTC.2006.1645650
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The quest for higher performance in microprocessors has steered the industry towards multi-core architectures which has significantly increased the challenges in silicon-package integration. In the past, designers have exploited parallelism through Hyper Threading (HT) technology where the operating system sees one physical processor as. two logical processors. Even though HT simulates dual processing, the performance gain from HT is limited to applications that don't utilize same processor resources. For example if an application generates two floating point intensive threads, the execution of these threads would need to alternate with the single floating point unit and in most cases this would result in performance slow down. To address this problem, an integration of multiple dies to increase processor resources namely Level1/Level2 cache, registers, Floating Point Units etc., is warranted so the execution of the threads can be done in parallel. Although this configuration is scalable and improves performance, adds considerable package design challenges to generate optimized solutions.
引用
收藏
页码:215 / +
页数:2
相关论文
共 50 条
  • [21] A complete software package for transformer design optimization and economic evaluation analysis
    Amoiralis, Eleftherios I.
    Georgilakis, Pavlos S.
    Tsili, Marina A.
    Kladas, Antonios G.
    Souflaris, Athanassios T.
    APPLIED ELECTROMAGNETIC ENGINEERING FOR MAGNETIC, SUPERCONDUCTING AND NANOMATERIALS, 2011, 670 : 535 - +
  • [22] Dual die pentium D package technology development
    Manusharow, Mat
    Hasan, Altaf
    Chao, Tong Wa
    Guzy, Matt
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 303 - +
  • [23] Design and performance evaluation of a dual bell nozzle
    Kbab, H.
    Sellam, M.
    Hamitouche, T.
    Bergheul, S.
    Lagab, L.
    ACTA ASTRONAUTICA, 2017, 130 : 52 - 59
  • [24] Performance analysis of a dual processor workstation
    Trybus, D
    Kucerovsky, Z
    Ieta, A
    Doyle, TE
    Flatley, M
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 640 - 645
  • [25] Design and Performance Study of a Differential Dual-Band Antenna-in-Package
    Han, Liping
    Shen, Yanfang
    Han, Guorui
    Zhang, Wenmei
    ELECTROMAGNETICS, 2017, 37 (05) : 310 - 318
  • [26] Design optimization and energy performance evaluation of a dedicated outdoor air system with dual cooling sources
    Fan, Chengliang
    Zhou, Guang
    Zhou, Xiaoqing
    Ding, Lixing
    APPLIED THERMAL ENGINEERING, 2023, 227
  • [27] EMC performance analysis of a Processor/Memory System using PCB and Package-On-Package
    Sicard, Etienne
    Boyer, Alexandre
    Fernandez-Lopez, Priscila
    Zhou, An
    Marier, Nicolas
    Lafon, Frederic
    2015 10TH INTERNATIONAL WORKSHOP ON THE ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS, 2015, : 238 - 243
  • [28] Thermal Performance Evaluation of Power QFN Package with Stacked and Side by Side Die Configuration
    Ng, Cheong Chiang
    2015 10TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2015, : 184 - 187
  • [29] Performance Evaluation of a Fuzzy processor
    Jothi, M.
    Balamurugan, N. B.
    Harikumar, R.
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [30] Design Evaluation and Optimization of Population Pharmacokinetics Model Using an R Package PopED
    Ryu, Howon
    Wong, Weng Kee
    MATHEMATICS, 2023, 11 (21)