Dual die processor package design optimization and performance evaluation

被引:3
|
作者
Suryakumar, Mahadevan [1 ]
Hasan, Altaf [1 ]
Phan, Lu-vong [1 ]
Sarangi, Ananda [1 ]
Fan, Salina [1 ]
机构
[1] Intel Corp, 5000,W Chandler Blvd, Chandler, AZ 85226 USA
关键词
D O I
10.1109/ECTC.2006.1645650
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The quest for higher performance in microprocessors has steered the industry towards multi-core architectures which has significantly increased the challenges in silicon-package integration. In the past, designers have exploited parallelism through Hyper Threading (HT) technology where the operating system sees one physical processor as. two logical processors. Even though HT simulates dual processing, the performance gain from HT is limited to applications that don't utilize same processor resources. For example if an application generates two floating point intensive threads, the execution of these threads would need to alternate with the single floating point unit and in most cases this would result in performance slow down. To address this problem, an integration of multiple dies to increase processor resources namely Level1/Level2 cache, registers, Floating Point Units etc., is warranted so the execution of the threads can be done in parallel. Although this configuration is scalable and improves performance, adds considerable package design challenges to generate optimized solutions.
引用
收藏
页码:215 / +
页数:2
相关论文
共 50 条
  • [31] Evaluation and optimization of package processing and design through solder joint profile prediction
    Yeung, BH
    Lee, TYT
    IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2003, 26 (01): : 68 - 74
  • [32] Design Optimization for a Power Package by Simulation
    Fan, Haibo
    Chow, W. W.
    Umali, Pompeo V.
    Wong, Fei
    Zhang, Kai
    Chen, Haibin
    Wu, Jingshen
    2017 18TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2017,
  • [33] THE DESIGN AND IMPLEMENTATION OF A DUAL PROCESSOR GRAPHICS TERMINAL
    SMETHURST, GW
    JOURNAL OF MICROCOMPUTER APPLICATIONS, 1985, 8 (01): : 35 - 45
  • [34] Investigation of Design and Material Optimization on High bandwidth Package on Package
    Hu, Ian
    Lai, Wei-Hong
    Wang, Ming-Han
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 839 - 843
  • [35] A software package for electromagnetic design optimization
    Microwave Journal, 2007, 50 (03): : 150 - 154
  • [36] Flip chip package design optimization
    Shenoy, JN
    Dandia, S
    49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 232 - 237
  • [37] Design of new 3-dimensional (3-D) die stack package and process optimization
    Ko, HS
    Kim, JS
    Yoon, HG
    Paik, KW
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 1999, 35 : S759 - S764
  • [38] Design, Evaluation and Optimization of the Wavelet Transform for Medical Video Coding in Single Processor Architectures
    Bernabe Garcia, Gregorio
    JOURNAL OF COMPUTER SCIENCE & TECHNOLOGY, 2005, 5 (01): : 45 - 45
  • [39] Die cracking evaluation and improvement in ULSI plastic package
    Chou, KY
    Chen, MJ
    Lin, CC
    Su, YS
    Hou, CS
    Ong, TC
    ICMTS 2001: PROCEEDINGS OF THE 2001 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 2001, : 239 - 244
  • [40] Electrical Performance Analysis for Bridge Die Package Solution
    Pan, Po Chih
    Chu, Fu Cheng
    Kuo, Hung Chun
    Jhong, Ming Fong
    Huang, Chih Yi
    Wang, Chen Chao
    2022 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP 2022), 2022, : 113 - 114