Dual die processor package design optimization and performance evaluation

被引:3
|
作者
Suryakumar, Mahadevan [1 ]
Hasan, Altaf [1 ]
Phan, Lu-vong [1 ]
Sarangi, Ananda [1 ]
Fan, Salina [1 ]
机构
[1] Intel Corp, 5000,W Chandler Blvd, Chandler, AZ 85226 USA
关键词
D O I
10.1109/ECTC.2006.1645650
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The quest for higher performance in microprocessors has steered the industry towards multi-core architectures which has significantly increased the challenges in silicon-package integration. In the past, designers have exploited parallelism through Hyper Threading (HT) technology where the operating system sees one physical processor as. two logical processors. Even though HT simulates dual processing, the performance gain from HT is limited to applications that don't utilize same processor resources. For example if an application generates two floating point intensive threads, the execution of these threads would need to alternate with the single floating point unit and in most cases this would result in performance slow down. To address this problem, an integration of multiple dies to increase processor resources namely Level1/Level2 cache, registers, Floating Point Units etc., is warranted so the execution of the threads can be done in parallel. Although this configuration is scalable and improves performance, adds considerable package design challenges to generate optimized solutions.
引用
收藏
页码:215 / +
页数:2
相关论文
共 50 条
  • [1] Dual die package design strategy and performance
    Suryakumar, Mahadevan
    Phan, Lu-vong T.
    Ma, Mathew
    Ahmed, Wajahat
    Advances in Electronic Packaging 2005, Pts A-C, 2005, : 1045 - 1051
  • [2] Design and performance analysis of dual die Pentium® 4 package
    Sarangi, Ananda
    Suryakumar, Mahadevan
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2006, : 217 - +
  • [3] Package design optimization and materials selection for stack die BGA package
    Kapoor, R
    Kuan, LB
    Hao, L
    29TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2004, : 113 - 118
  • [4] Optimization of stacked die design on stacked die QFN package by simulation approach
    Bachok, Nur Nadia
    Zaharim, Azami
    Ahmad, Ibrahim
    Talib, Meor Zainal Meor
    Ihsan, Ahmad Kamal Ariffin
    Kamarudin, Noor Baharin Che
    PROCEEDINGS OF THE 9TH WSEAS INTERNATIONAL CONFERENCE ON MATHEMATICAL AND COMPUTATIONAL METHODS IN SCIENCE AND ENGINEERING (MACMESE '07)/ DNCOCO '07, 2007, : 97 - 102
  • [5] CPU package design optimization for performance improvement and package cost reduction
    Loo, Howe Yin
    Oh, Boon Howe
    Oh, Poh Tat
    Lee, Eng Kwong
    2006 INTERNATIONAL CONFERENCE ON ELECTRONIC MATERIALS AND PACKAGING, VOLS 1-3, 2006, : 207 - 211
  • [6] Design and Performance Evaluation of Data Flow Processor
    Su, Wenjun
    2014 9TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA (CHINACOM), 2014, : 578 - 582
  • [7] Thermal Design Optimization of a Package On Package
    Menon, Abhilash R.
    Karajgikar, Saket
    Agonafer, Dereje
    TWENTY-FIFTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, 2009, : 329 - 334
  • [8] Design and Performance Evaluation of a Manycore Processor for Large FPGA
    Mori, Haruka
    Kise, Kenji
    2014 IEEE 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SOCS (MCSOC), 2014, : 207 - 214
  • [9] MECHANICAL DESIGN OPTIMIZATION OF A PACKAGE ON PACKAGE
    Menon, Abhilash R.
    Lakhkar, Nikhil
    Karajgikar, Saket
    Agonafer, Dereje
    IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 2, 2010, : 177 - 184
  • [10] Pentium 4 processor package design and development
    Hasan, A
    Sathe, A
    Wood, D
    Viswanath, R
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 1431 - 1439