ITUS: A Secure RISC-V System-on-Chip

被引:12
|
作者
Kumar, Vinay B. Y. [1 ]
Chattopadhyay, Anupam [1 ]
Haj-Yahya, Jawad [2 ]
Mendelson, Avi [1 ,3 ]
机构
[1] Nanyang Technol Univ, Singapore, Singapore
[2] ASTAR, Singapore, Singapore
[3] Technion Israel Inst Technol, Haifa, Israel
关键词
D O I
10.1109/SOCC46988.2019.1570564307
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The rising tide of attacks, in the recent years, against microprocessors and the system-on-chip (SoC) space as a whole, has led to a growing number of studies into security of SoCs. Security fortification is often incorporated as a follow-up feature to existing systems and many vulnerabilities cannot be patched without significantly degrading performance. A holistic approach to address the security challenge needs to include security-first design principles, security-aware test and verification methodologies, and well-quantified performance trade-off analysis. In this paper, we report the design principles of ITUS1, a secure SoC based on RISC-V architecture. In parallel, a systematic overview of various design and automation efforts towards achieving SoC security is presented.
引用
收藏
页码:418 / 423
页数:6
相关论文
共 50 条
  • [41] Verifying RISC-V SoCs
    van Blommestein, Rob
    Electronics World, 2020, 126 (2002): : 44 - 46
  • [42] Accelerated RISC-V for SIKE
    Elkhatib, Rami
    Azarderakhsh, Reza
    Mozaffari-Kermani, Mehran
    2021 IEEE 28TH SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH 2021), 2021, : 131 - 138
  • [43] RISC-V Online Tutor
    Morgan, Fearghal
    Beretta, Arthur
    Gallivan, Ian
    Clancy, Joseph
    Rousseau, Frederic
    George, Roshan
    Bako, Laszlo
    Callaly, Frank
    ONLINE ENGINEERING AND SOCIETY 4.0, 2022, 298 : 131 - 143
  • [44] A Heterogeneous RISC-V Based SoC for Secure Nano-UAV Navigation
    Valente, Luca
    Nadalini, Alessandro
    Veeran, Asif Hussain Chiralil
    Sinigaglia, Mattia
    Sa, Bruno
    Wistoff, Nils
    Tortorella, Yvan
    Benatti, Simone
    Psiakis, Rafail
    Kulmala, Ari
    Mohammad, Baker
    Pinto, Sandro
    Palossi, Daniele
    Benini, Luca
    Rossi, Davide
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (05) : 2266 - 2279
  • [45] Rapid RISC: Fast Customization of RISC-V Processors
    Donofrio, David D.
    Leidel, John D.
    OPEN ARCHITECTURE/OPEN BUSINESS MODEL NET-CENTRIC SYSTEMS AND DEFENSE TRANSFORMATION 2022, 2022, 12119
  • [46] Generating hardware and software for RISC-V cores generated with Rocket Chip generator
    Savas, Sueleyman
    Bezati, Endri
    Janneck, Jorn W.
    34TH IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (SOCC), 2021, : 89 - 94
  • [47] RISC-V Dives Into AI > Demand for machine learning means RISC-V chips will be everywhere
    Moore, Samuel K.
    IEEE SPECTRUM, 2022, 59 (04) : 5 - 7
  • [48] RISC-V2: A Scalable RISC-V Vector Processor
    Patsidis, Kariofyllis
    Nicopoulos, Chrysostomos
    Sirakoulis, Georgios Ch
    Dimitrakopoulos, Giorgos
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [49] RISC-V Computer System Designed for Cyber-Security
    Trong-Thuc Hoang
    Ba-Anh Dao
    Anh-Tien Le
    Van-Phuc Hoang
    Cong-Kha Pham
    2022 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2022, : XXXI - XXXI
  • [50] Intelligent Security Monitoring System Based on RISC-V SoC
    Wu, Wenjuan
    Su, Dongchu
    Yuan, Bo
    Li, Yong
    ELECTRONICS, 2021, 10 (11)