ITUS: A Secure RISC-V System-on-Chip

被引:12
|
作者
Kumar, Vinay B. Y. [1 ]
Chattopadhyay, Anupam [1 ]
Haj-Yahya, Jawad [2 ]
Mendelson, Avi [1 ,3 ]
机构
[1] Nanyang Technol Univ, Singapore, Singapore
[2] ASTAR, Singapore, Singapore
[3] Technion Israel Inst Technol, Haifa, Israel
关键词
D O I
10.1109/SOCC46988.2019.1570564307
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The rising tide of attacks, in the recent years, against microprocessors and the system-on-chip (SoC) space as a whole, has led to a growing number of studies into security of SoCs. Security fortification is often incorporated as a follow-up feature to existing systems and many vulnerabilities cannot be patched without significantly degrading performance. A holistic approach to address the security challenge needs to include security-first design principles, security-aware test and verification methodologies, and well-quantified performance trade-off analysis. In this paper, we report the design principles of ITUS1, a secure SoC based on RISC-V architecture. In parallel, a systematic overview of various design and automation efforts towards achieving SoC security is presented.
引用
收藏
页码:418 / 423
页数:6
相关论文
共 50 条
  • [31] Research on the Secure RISC-V Processor Against a Power Analysis Attack
    Liu Q.
    Liu B.
    Lu S.
    Sai B.
    Tianjin Daxue Xuebao (Ziran Kexue yu Gongcheng Jishu Ban)/Journal of Tianjin University Science and Technology, 2021, 54 (08): : 868 - 874
  • [32] FIRECAP: Fail-Reason Capturing hardware module for a RISC-V based System on a Chip
    Thomet, Sebastien
    De-Paoli, Serge
    Daveau, Jean-Marc
    Bertin, Valerie
    Abouzeid, Fady
    Roche, Philippe
    Ghaffari, Fakhreddine
    Romain, Olivier
    34TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT 2021), 2021,
  • [33] A Custom RISC-V Based SOC Chip for Commodity Barcode Identification
    Lin, Sijie
    Wang, Renping
    Cai, Ting
    Zeng, Yunze
    IEEE ACCESS, 2024, 12 : 61708 - 61716
  • [34] HECTOR-V: A Heterogeneous CPU Architecture for a Secure RISC-V Execution Environment
    Nasahl, Pascal
    Schilling, Robert
    Werner, Mario
    Mangard, Stefan
    ASIA CCS'21: PROCEEDINGS OF THE 2021 ACM ASIA CONFERENCE ON COMPUTER AND COMMUNICATIONS SECURITY, 2021, : 187 - 199
  • [35] HW/SW implementation of RSA digital signature on a RISC-V-based System-on-Chip
    Karmakar, Apurba
    Sanchez-Solano, Santiago
    Martinez-Rodriguez, Macarena C.
    Brox, Piedad
    2023 38TH CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS, DCIS, 2023,
  • [36] Siwa: A custom RISC-V based system on chip (SOC) for low power medical applications
    Garcia-Ramirez, Ronny
    Chacon-Rodriguez, Alfonso
    Molina-Robles, Roberto
    Castro-Gonzalez, Reinaldo
    Solera-Bolanos, Egdar
    Madrigal-Boza, Gabriel
    Oviedo-Hernandez, Marco
    Salazar-Sibaja, Diego
    Sanchez-Jimenez, Dayhana
    Fonseca-Rodriguez, Melissa
    Arrieta-Solorzano, Johan
    Rimolo-Donadio, Renato
    Arnaud, Alfredo
    Miguez, Matias
    Gak, Joel
    MICROELECTRONICS JOURNAL, 2020, 98
  • [37] RISC-V Console: A Containerized RISC-V Based Game Console Emulator for Education
    Nitta, Christopher
    Kaloti, Aaron
    Wang, Shuotong
    PROCEEDINGS OF THE 27TH ACM CONFERENCE ON INNOVATION AND TECHNOLOGY IN COMPUTER SCIENCE EDUCATION, ITICSE 2022, VOL 1, 2022, : 145 - 150
  • [38] CORDIC Accelerator for RISC-V
    Yildiz, Recep Onur
    Yilmazer-Metin, Ayse
    2021 29TH TELECOMMUNICATIONS FORUM (TELFOR), 2021,
  • [39] A Resilient System Design to Boot a RISC-V MPSoC
    Nurmi, Antti
    Rautakoura, Antti
    Lunnikivi, Henri
    Hamalainen, Timo D.
    2022 25TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2022, : 232 - 238
  • [40] Will RISC-V Revolutionize Computing?
    Greengard, Samuel
    COMMUNICATIONS OF THE ACM, 2020, 63 (05) : 30 - 32