ITUS: A Secure RISC-V System-on-Chip

被引:12
|
作者
Kumar, Vinay B. Y. [1 ]
Chattopadhyay, Anupam [1 ]
Haj-Yahya, Jawad [2 ]
Mendelson, Avi [1 ,3 ]
机构
[1] Nanyang Technol Univ, Singapore, Singapore
[2] ASTAR, Singapore, Singapore
[3] Technion Israel Inst Technol, Haifa, Israel
关键词
D O I
10.1109/SOCC46988.2019.1570564307
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The rising tide of attacks, in the recent years, against microprocessors and the system-on-chip (SoC) space as a whole, has led to a growing number of studies into security of SoCs. Security fortification is often incorporated as a follow-up feature to existing systems and many vulnerabilities cannot be patched without significantly degrading performance. A holistic approach to address the security challenge needs to include security-first design principles, security-aware test and verification methodologies, and well-quantified performance trade-off analysis. In this paper, we report the design principles of ITUS1, a secure SoC based on RISC-V architecture. In parallel, a systematic overview of various design and automation efforts towards achieving SoC security is presented.
引用
收藏
页码:418 / 423
页数:6
相关论文
共 50 条
  • [21] Secure Design Flow of FPGA Based RISC-V Implementation
    Siddiqui, Ali Shuja
    Shirley, Geraldine
    Bendre, Shreya
    Bhagwat, Girija
    Plusquellic, Jim
    Saqib, Fareena
    2019 IEEE 4TH INTERNATIONAL VERIFICATION AND SECURITY WORKSHOP (IVSW 2019), 2019, : 37 - 42
  • [22] Second International workshop on RISC-V for HPC (RISC-V HPC)
    Brown, Nick
    Davis, John
    Leidel, John
    Wong, Michael
    ACM International Conference Proceeding Series, 2023, : 1521 - 1522
  • [23] SERVAS! Secure Enclaves via RISC-V Authenticryption Shield
    Steinegger, Stefan
    Schrammel, David
    Weiser, Samuel
    Nasahl, Pascal
    Mangard, Stefan
    COMPUTER SECURITY - ESORICS 2021, PT II, 2021, 12973 : 370 - 391
  • [24] Readout chip with RISC-V microprocessor for hybrid pixel detectors
    Skrzypiec, P.
    Szczygiel, R.
    JOURNAL OF INSTRUMENTATION, 2023, 18 (01):
  • [25] SMARTS: Secure Memory Assurance of RISC-V Trusted SoC
    Wong, Ming Ming
    Haj-Yahya, Jawad
    Chattopadhyay, Anupam
    PROCEEDINGS OF THE 7TH INTERNATIONAL WORKSHOP ON HARDWARE AND ARCHITECTURAL SUPPORT FOR SECURITY AND PRIVACY (HASP '18), 2018,
  • [26] Survey on RISC-V System Architecture Research
    Liu C.
    Wu Y.-J.
    Wu J.-Z.
    Zhao C.
    Ruan Jian Xue Bao/Journal of Software, 2021, 32 (12): : 3992 - 4024
  • [27] Investigation of RISC-V
    Frolov, V. A.
    Galaktionov, V. A.
    Sanzharov, V. V.
    PROGRAMMING AND COMPUTER SOFTWARE, 2021, 47 (07) : 493 - 504
  • [28] Investigation of RISC-V
    V. A. Frolov
    V. A. Galaktionov
    V. V. Sanzharov
    Programming and Computer Software, 2021, 47 : 493 - 504
  • [29] Secure Boot Design for a RISC-V Based SoC and Implementation on an FPGA
    Adiguzel, Yasin
    Yalcin, Siddika Berna Ors
    32ND IEEE SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE, SIU 2024, 2024,
  • [30] Design and implementation of secure boot architecture on RISC-V using FPGA
    Loo, Tung Lun
    Ishak, Mohamad Khairi
    Ammar, Khalid
    MICROPROCESSORS AND MICROSYSTEMS, 2023, 101