Design of 2-Bit Parallel Asynchronous Self-timed Adder and 2-Bit Parallel Adder Using Radix Adder

被引:0
|
作者
Kumar, Kuleen
Sharma, Tripti
机构
关键词
Asynchronous circuits; Radix-based full adders; Self-timed adders 24T; 28T;
D O I
10.1007/978-981-10-5520-1_19
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents design of asynchronous parallel adder by using recursive approach and comparison of various parameters such as average power, power-delay product, and number of transistors to design different adders. The parallel asynchronous self-timed adder designed using half adder along 2: 1 multiplexer requires minimum interconnection. These adders have propensity to run faster than existing adders for random data. Parallel adder based on radix method provides faster computation of sum and reduces delay which is generated by carry chain. One-bit asynchronous parallel adder is designed with 24T transistor, while 1-bit radix adder is designed with 28T. In radix-based parallel adder, firstly carry is generated and then generated carry is used in sum propagation, which provides low area. Both adders are implemented using Mentor Graphics tool on tsmc018. mod process.
引用
收藏
页码:197 / 205
页数:9
相关论文
共 50 条
  • [31] Digital design of higher radix quaternary carry free parallel adder
    Khalid, ATMS
    Awwal, AAS
    Garcia, ON
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 187 - 189
  • [32] FULLY PARALLEL ARITHMETIC ALGORITHM FOR AN N-BIT PARALLEL ADDER AND ITS OPTICAL IMPLEMENTATIONS
    LIN, SM
    KUMAZAWA, I
    OPTICS COMMUNICATIONS, 1995, 114 (5-6) : 481 - 490
  • [33] Design of 4-BIT Ripple Carry Adder Using Hybrid 9TFull Adder
    Usha, S.
    Ravi, T.
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [34] Implementation of a self-resetting CMOS 64-bit parallel adder with enhanced testability
    Hwang, W
    Gristede, GD
    Sanda, P
    Wang, SY
    Heidel, DF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (08) : 1108 - 1117
  • [35] Implementation of a self-resetting CMOS 64-bit parallel adder with enhanced testability
    IBM T. J. Watson Research Center, Yorktown Heights, NY 10598, United States
    不详
    IEEE J Solid State Circuits, 8 (1108-1117):
  • [36] Design and implementation of high performance dynamic 64-bit parallel adder with enhanced testability
    Hwang, W
    Gristede, GD
    Sanda, PN
    Wang, SY
    Heidel, DF
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 519 - 522
  • [37] Design considerations of data-driven self-timed RSFQ adder circuits
    Yoshikawa, N
    Tago, H
    Yoneyama, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (10) : 1618 - 1626
  • [38] A systematic design of novel energy efficient 64-bit parallel-prefix adder
    Jagadeeshkumar, N.
    Meganathan, D.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2021, 108 (11) : 1821 - 1842
  • [39] A novel parallel prefix adder for optimized Radix-2 FFT processor
    Garima Thakur
    Harsh Sohal
    Shruti Jain
    Multidimensional Systems and Signal Processing, 2021, 32 : 1041 - 1063
  • [40] BUTTERFLY INTERCONNECTION IMPLEMENTATION FOR AN N-BIT PARALLEL FULL ADDER SUBTRACTOR
    SUN, DG
    XIANG, Q
    WANG, NX
    WENG, ZH
    OPTICAL ENGINEERING, 1992, 31 (07) : 1568 - 1575