Design of 2-Bit Parallel Asynchronous Self-timed Adder and 2-Bit Parallel Adder Using Radix Adder

被引:0
|
作者
Kumar, Kuleen
Sharma, Tripti
机构
关键词
Asynchronous circuits; Radix-based full adders; Self-timed adders 24T; 28T;
D O I
10.1007/978-981-10-5520-1_19
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents design of asynchronous parallel adder by using recursive approach and comparison of various parameters such as average power, power-delay product, and number of transistors to design different adders. The parallel asynchronous self-timed adder designed using half adder along 2: 1 multiplexer requires minimum interconnection. These adders have propensity to run faster than existing adders for random data. Parallel adder based on radix method provides faster computation of sum and reduces delay which is generated by carry chain. One-bit asynchronous parallel adder is designed with 24T transistor, while 1-bit radix adder is designed with 28T. In radix-based parallel adder, firstly carry is generated and then generated carry is used in sum propagation, which provides low area. Both adders are implemented using Mentor Graphics tool on tsmc018. mod process.
引用
收藏
页码:197 / 205
页数:9
相关论文
共 50 条
  • [41] A novel parallel prefix adder for optimized Radix-2 FFT processor
    Thakur, Garima
    Sohal, Harsh
    Jain, Shruti
    MULTIDIMENSIONAL SYSTEMS AND SIGNAL PROCESSING, 2021, 32 (03) : 1041 - 1063
  • [42] A fast final adder for a 54-bit parallel multiplier for DSP application
    Sahoo, Subhendu Kumar
    Shekhar, Chandra
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (12) : 1625 - 1638
  • [43] An n-bit adder realized via coherent optical parallel computing
    Reznychenko, Bogdan
    Mazer, Emmanuel
    Coden, Maurizio
    Collini, Elisabetta
    DiBenedetto, Carlo Nazareno
    Donval, Ariela
    Fresch, Barbara
    Gattuso, Hugo
    Gross, Noam
    Paltiel, Yossi
    Remacle, Francoise
    Striccoli, Marinella
    PROCEEDINGS OF THE 2019 FOURTH IEEE INTERNATIONAL CONFERENCE ON REBOOTING COMPUTING (ICRC), 2019, : 146 - 152
  • [44] Design techniques in Carry Select Adder using Parallel prefix adder for improved switching energy
    Sam, Shylu
    Paul, Sam
    Jingle, Diana Jeba
    Paul, Mano
    Anuradha
    Rani, Juliet Sheba
    PRZEGLAD ELEKTROTECHNICZNY, 2021, 97 (05): : 152 - 155
  • [45] Area Efficient Diminished 2n-1 Modulo Adder using Parallel Prefix Adder
    Patel, Beerendra K.
    Kanungo, Jitendra
    JOURNAL OF ENGINEERING RESEARCH, 2022, 10 : 8 - 18
  • [46] An efficient self-timed adder realized using conventional CMOS standard cells
    Perri, S
    Corsonello, P
    Cocorullo, G
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2003, 90 (06) : 413 - 422
  • [47] Efficient Diminished-1 Modulo (2n +1) Adder Using Parallel Prefix Adder
    Singhal, Subodh Kumar
    Mohanty, B. K.
    Patel, Sujit Kumar
    Saxena, Gaurav
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (12)
  • [48] BUTTERFLY INTERCONNECTION IMPLEMENTATION FOR AN N-BIT PARALLEL RIPPLE CARRY FULL ADDER
    SUN, DG
    WENG, ZH
    APPLIED OPTICS, 1991, 30 (14): : 1781 - 1785
  • [49] Generation of the optimal bit-width topology of the fast hybrid adder in a parallel multiplier
    Das, Sabyasachi
    Khatri, Sunil R.
    2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2007, : 49 - +
  • [50] A 485ps 64-Bit Parallel Adder in 0.18μm CMOS
    Dong-Yu Zheng
    Yan Sun
    Shao-Qing Li
    Liang Fang
    Journal of Computer Science and Technology, 2007, 22 : 25 - 27