Design of 2-Bit Parallel Asynchronous Self-timed Adder and 2-Bit Parallel Adder Using Radix Adder

被引:0
|
作者
Kumar, Kuleen
Sharma, Tripti
机构
关键词
Asynchronous circuits; Radix-based full adders; Self-timed adders 24T; 28T;
D O I
10.1007/978-981-10-5520-1_19
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents design of asynchronous parallel adder by using recursive approach and comparison of various parameters such as average power, power-delay product, and number of transistors to design different adders. The parallel asynchronous self-timed adder designed using half adder along 2: 1 multiplexer requires minimum interconnection. These adders have propensity to run faster than existing adders for random data. Parallel adder based on radix method provides faster computation of sum and reduces delay which is generated by carry chain. One-bit asynchronous parallel adder is designed with 24T transistor, while 1-bit radix adder is designed with 28T. In radix-based parallel adder, firstly carry is generated and then generated carry is used in sum propagation, which provides low area. Both adders are implemented using Mentor Graphics tool on tsmc018. mod process.
引用
收藏
页码:197 / 205
页数:9
相关论文
共 50 条
  • [21] VLSI Implementation of a Fully Static CMOS 56-bit Self-Timed Adder using overlapped execution circuits
    Perri, S
    Corsonello, P
    Cocorullo, G
    Cappuccino, G
    Staino, G
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 723 - 727
  • [22] A 64bit parallel CMOS adder for high performance processors
    Sun, XG
    Mao, ZG
    Lai, FC
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 205 - 208
  • [23] 16-bit Velocious Fault Lenient Parallel Prefix Adder
    Mohamed, Shanil N.
    Siby, T. Y.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATION AND COMPUTATIONAL ENGINEERING (ICECCE), 2014, : 8 - 11
  • [24] 470ps 64bit parallel binary adder
    Park, J
    Ngo, HC
    Silberman, JA
    Dhong, SH
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 192 - 193
  • [25] Compact 32-bit CMOS adder in multiple-output DCVS logic for self-timed circuits
    Ruiz, GA
    Manzano, MA
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2000, 147 (03): : 183 - 188
  • [26] Design of High Speed Carry Select Adder using Modified Parallel Prefix Adder
    Hebbar, Abhishek R.
    Srivastava, Piyush
    Joshi, Vinod Kumar
    8TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATIONS (ICACC-2018), 2018, 143 : 317 - 324
  • [27] VHDL Implementation of Self-Timed 32-Bit Floating Point Multiplier with Carry Look Ahead Adder
    Beohar, Salty
    Nemade, Sandip
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2016, : 772 - 775
  • [28] 2-bit adder carry and sum logic circuits clocking at 19 GHz clock frequency in transferred substrate HBT technology
    Mathew, T
    Jaganathan, S
    Scott, D
    Krishnan, S
    Wei, Y
    Urteaga, M
    Rodwell, M
    Long, S
    2001 INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS, CONFERENCE PROCEEDINGS, 2001, : 505 - 508
  • [29] FPGA implementation of FIR filter using 2-bit parallel distributed arithmetic
    Jeng, SS
    Chang, SM
    Lan, BS
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (05) : 1280 - 1282
  • [30] A self-timed wave pipelined adder using data align method
    Lim, BH
    Mang, JK
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 77 - 80