Fast Thermal Coupling Simulation of On-chip Hot Interconnect for Thermal-aware EM Methodology

被引:0
|
作者
Pan, Stephen H. [1 ]
Chang, Norman [1 ]
机构
[1] ANSYS Inc, 2645 Zanker Rd, San Jose, CA 95134 USA
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
For advanced process technologies as in FinFET or FDSOI, the current density increases while the wire width and spacing get reduced, leading to higher Delta T on wires due to self-heating and strong thermal coupling among wires. This impacts chip reliability and performance. Also, since the traditional methodology of using a uniform worst-case temperature across a chip for electromigration (EM) sign-off is often too pessimistic, or could fail to take into account a thermal hotspot, it is necessary to estimate the realistic temperature of wires to ensure reliability while optimizing the wire design. Due to the large number of wires in a modern chip, application of a direct thermal field solution such as FEM (finite element method) with all wires considered is not feasible. On the other hand, this paper describes an innovative method where the temperature increases on millions of wires due to self-heat are efficiently and accurately calculated. Also outlined is the thermal-aware EM methodology that considers both Chip-package-system (CPS) thermal environment and self-heat.
引用
收藏
页码:1168 / 1175
页数:8
相关论文
共 50 条
  • [31] Thermal-aware methodology for repeater insertion in low-power VLSI circuits
    Ku, Ja Chun
    Ismail, Yehea
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (08) : 963 - 970
  • [32] Fast Transient Electro-Thermal Simulation of On-Chip Interconnects in the Presence of ESD Pulses
    Fu, Guangcao
    Tang, Min
    Feng, Qiangqiang
    Bian, Peng
    Mao, Junfa
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 166 - 169
  • [33] Thermal-Aware Methodology for Repeater Insertion in Low-Power VLSI Circuits
    Ku, Ja Chun
    Ismail, Yehea
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 86 - 91
  • [34] Thermal Management of On-Chip Hot Spots and 3D Chip Stacks
    Bar-Cohen, Avram
    IEEE INTERNATIONAL CONFERENCE ON MICROWAVES, COMMUNICATIONS, ANTENNAS AND ELECTRONICS SYSTEMS (COMCAS 2009), 2009,
  • [35] Thermal-Aware Application Mapping Strategy for Network-on-Chip Based System Design
    Manna, Kanchan
    Mukherjee, Priyajit
    Chattopadhyay, Santanu
    Sengupta, Indranil
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (04) : 528 - 542
  • [36] Distributed Thermal-Aware Task Scheduling for 3D Network-on-Chip
    Cui, Yingnan
    Zhang, Wei
    Yu, Hao
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 494 - 495
  • [37] Dynamic Thermal-Aware Scheduling on Chip Multiprocessor for Soft Real-time System
    Cui, Jin
    Maskell, Douglas L.
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 393 - 396
  • [38] Thermal-aware multifrequency network-on-chip testing using particle swarm optimisation
    School of Information Technology, Indian Institute of Technology Kharagpur, Kharagpur
    721302, India
    不详
    721302, India
    不详
    721302, India
    Int. J. High Perform. Syst. Archit., 3 (141-152):
  • [39] Thermal-aware testing of network-on-chip using multiple-frequency clocking
    Liu, Chunsheng
    Iyengar, Vikram
    Pradhan, D. K.
    24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 46 - +
  • [40] PDG_GEN: A Methodology for Fast and Accurate Simulation of On-Chip Networks
    Macdonald, Kevin
    Nitta, Christopher
    Farrens, Matthew
    Akella, Venkatesh
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 650 - 663