Fast Thermal Coupling Simulation of On-chip Hot Interconnect for Thermal-aware EM Methodology

被引:0
|
作者
Pan, Stephen H. [1 ]
Chang, Norman [1 ]
机构
[1] ANSYS Inc, 2645 Zanker Rd, San Jose, CA 95134 USA
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
For advanced process technologies as in FinFET or FDSOI, the current density increases while the wire width and spacing get reduced, leading to higher Delta T on wires due to self-heating and strong thermal coupling among wires. This impacts chip reliability and performance. Also, since the traditional methodology of using a uniform worst-case temperature across a chip for electromigration (EM) sign-off is often too pessimistic, or could fail to take into account a thermal hotspot, it is necessary to estimate the realistic temperature of wires to ensure reliability while optimizing the wire design. Due to the large number of wires in a modern chip, application of a direct thermal field solution such as FEM (finite element method) with all wires considered is not feasible. On the other hand, this paper describes an innovative method where the temperature increases on millions of wires due to self-heat are efficiently and accurately calculated. Also outlined is the thermal-aware EM methodology that considers both Chip-package-system (CPS) thermal environment and self-heat.
引用
收藏
页码:1168 / 1175
页数:8
相关论文
共 50 条
  • [41] On-chip interconnect-aware design and modeling methodology, based on high bandwidth transmission line devices
    Goren, D
    Zelikson, M
    Gordin, R
    Wagner, IA
    Barger, A
    Amir, A
    Livshitz, B
    Sherman, A
    Tretiakov, Y
    Groves, R
    Park, J
    Jordan, D
    Strang, S
    Singh, R
    Dickey, C
    Harame, D
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 724 - 727
  • [42] DNN-based Fast Static On-chip Thermal Solver
    Wen, Jimin
    Pan, Stephen
    Chang, Norman
    Chuang, Wen-Tze
    Xia, Wenbo
    Zhu, Deqi
    Kumar, Akhilesh
    Yang, En-Cih
    Srinivasan, Karthik
    Li, Ying-Shun
    THIRTY-SIXTH ANNUAL SEMICONDUCTOR THERMAL MEASUREMENT, MODELING AND MANAGEMENT SYMPOSIUM (SEMI-THERM 2020), 2020, : 65 - 75
  • [43] Thermal-Aware Task Mapping on Dynamically Reconfigurable Network-on-Chip Based Multiprocessor System-on-Chip
    Liu, Weichen
    Yang, Lei
    Jiang, Weiwen
    Feng, Liang
    Guan, Nan
    Zhang, Wei
    Dutt, Nikil
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (12) : 1818 - 1834
  • [44] RLC coupling-aware simulation for on-chip buses and their encoding for delay reduction
    Tu, SW
    Jou, JY
    Chang, YW
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4134 - 4137
  • [45] RLC coupling-aware simulation and on-chip bus encoding for delay reduction
    Tu, Shang-Wei
    Chang, Yao-Wen
    Jou, Jing-Yang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (10) : 2258 - 2264
  • [46] Probabilistic Formal Verification Methodology for Decentralized Thermal Management in On-Chip Systems
    Iqtedar, Shafaq
    Hasan, Osman
    Shafique, Muhammad
    Henkel, Joerg
    2015 IEEE 24TH INTERNATIONAL CONFERENCE ON ENABLING TECHNOLOGIES - INFRASTRUCTURE FOR COLLABORATIVE ENTERPRISES, 2015, : 210 - 215
  • [47] Thermal-aware test scheduling using network-on-chip under multiple clock rates
    Salamy, Hassan
    Harmanani, Haidar M.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (03) : 408 - 424
  • [48] Dynamic Buffer Allocation for Thermal-aware 3D Network-on-Chip Systems
    Chou, Ciao-Ting
    Lin, Yen-Po
    Chiang, Kai-Yu
    Chen, Kun-Chih
    2017 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2017,
  • [49] Thermal-Aware Task Scheduling for 3D-Network-on-Chip: A Bottom to Top Scheme
    Cui, Yingnan
    Zhang, Wei
    Chaturvedi, Vivek
    Liu, Weichen
    He, Bingsheng
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (01)
  • [50] A Thermal-Aware Mapping Algorithm for 3D Mesh Network-on-Chip Architecture
    Feng, Gui
    Ge, Fen
    Yu, Shuang
    Wu, Ning
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,