Fast Thermal Coupling Simulation of On-chip Hot Interconnect for Thermal-aware EM Methodology

被引:0
|
作者
Pan, Stephen H. [1 ]
Chang, Norman [1 ]
机构
[1] ANSYS Inc, 2645 Zanker Rd, San Jose, CA 95134 USA
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
For advanced process technologies as in FinFET or FDSOI, the current density increases while the wire width and spacing get reduced, leading to higher Delta T on wires due to self-heating and strong thermal coupling among wires. This impacts chip reliability and performance. Also, since the traditional methodology of using a uniform worst-case temperature across a chip for electromigration (EM) sign-off is often too pessimistic, or could fail to take into account a thermal hotspot, it is necessary to estimate the realistic temperature of wires to ensure reliability while optimizing the wire design. Due to the large number of wires in a modern chip, application of a direct thermal field solution such as FEM (finite element method) with all wires considered is not feasible. On the other hand, this paper describes an innovative method where the temperature increases on millions of wires due to self-heat are efficiently and accurately calculated. Also outlined is the thermal-aware EM methodology that considers both Chip-package-system (CPS) thermal environment and self-heat.
引用
收藏
页码:1168 / 1175
页数:8
相关论文
共 50 条
  • [21] Thermal-Aware IC Chip Design by Combining High Thermal Conductivity Materials and GAA MOSFET
    Song, Young Suh
    Rahi, Shiromani Balmukund
    Upadhyay, Abhishek Kumar
    Tayal, Shubham
    Kim, Jang Hyun
    Park, Byung-Gook
    2022 5TH INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS AND SIMULATION (ICCSS 2022), 2022, : 135 - 140
  • [22] An efficient energy and thermal-aware mapping for regular network-on-chip
    Xu, Changqing
    Liu, Yi
    Zhu, Zhangming
    Yang, YinTang
    IEICE ELECTRONICS EXPRESS, 2017, 14 (17):
  • [23] A Multi-Processing Systems-on-Chip Native Simulation Framework for Power and Thermal-Aware Design
    Calvo, Daniel
    Gonzalez, Pablo
    Diaz, Luis
    Posadas, Hector
    Sanchez, Pablo
    Villar, Eugenio
    Acquaviva, Andrea
    Macii, Enrico
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (01) : 2 - 16
  • [24] Thermal-aware task scheduling for hot-spots avoidance in cloud
    Wang, Jiru
    Wang, Jihe
    Guo, Bing
    Shen, Yan
    Journal of Computational Information Systems, 2015, 11 (10): : 3665 - 3673
  • [25] On-chip Thermal Modeling Based on SPICE Simulation
    Liu, Wei
    Calimera, Andrea
    Nannarelli, Alberto
    Macii, Enrico
    Poncino, Massimo
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 66 - +
  • [26] A Fast Scheme to Investigate Thermal-Aware Scheduling Policy for Multicore Processors
    He, Liqiang
    Narisu, Cha
    ADVANCED PARALLEL PROCESSING TECHNOLOGIES, PROCEEDINGS, 2009, 5737 : 1 - 10
  • [27] Thermal effect analysis of silicon microring optical switch for on-chip interconnect
    Xiongfeng Fang
    Lin Yang
    Journal of Semiconductors, 2017, (10) : 74 - 78
  • [28] A Thermal-aware Application Specific Routing Algorithm for Network-on-Chip Design
    Qian, Zhiliang
    Tsui, Chi-Ying
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [29] Thermal effect analysis of silicon microring optical switch for on-chip interconnect
    Xiongfeng Fang
    Lin Yang
    Journal of Semiconductors, 2017, 38 (10) : 74 - 78
  • [30] Thermal-aware Test Scheduling Strategy for Network-on-Chip based Systems
    Manna, Kanchan
    Sagar, Chatla Swami
    Chattopadhyay, Santanu
    Sengupta, Indranil
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2019, 15 (01)