Low-power driven logic synthesis using accurate power estimation technique

被引:1
|
作者
Patil, P
Chou, TL
Roy, K
Rabindra, R
机构
关键词
D O I
10.1109/ICVD.1997.568073
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the increasing use of portable computing and wireless communication systems, the power dissipation of very large scale integrated (VLSI) circuits is becoming a critical concern. Towards this end, we introduce algebraic procedures for node extraction and factorization that target low power consumption in combinational logic circuits. New cost function is also proposed for the sum-of-products representation of the expressions. The's cost function is used to guide the power optimization procedures. The spatial and temporal correlations of signals were taken into account to gain accurate power estimation. The results show that an average of 10% saving was gained in pourer using logic synthesis with the proposed accurate power estimation technique, compared to area optimized designs. Results also show that the power dissipation of the circuit, synthesized assuming temporally uncorrelated primary inputs, can dissipate 75% more power than that of the circuits assuming temporally correlated inputs.
引用
收藏
页码:179 / 184
页数:6
相关论文
共 50 条
  • [21] POWER RAIL LOGIC - A LOW-POWER LOGIC STYLE FOR DIGITAL GAAS CIRCUITS
    CHANDNA, A
    BROWN, RB
    PUTTI, D
    KIBLER, CD
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (10) : 1096 - 1100
  • [22] Low-Power Multiplier Design Using a Bypassing Technique
    Wang, Chua-Chin
    Sung, Gang-Neng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
  • [23] An Approximate Low-Power Lifting Scheme Using Reversible Logic
    Raveendran, Sithara
    Edavoor, Pranose J.
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    IEEE ACCESS, 2020, 8 : 183367 - 183377
  • [24] Low-Power Multiplier Design Using a Bypassing Technique
    Chua-Chin Wang
    Gang-Neng Sung
    Journal of Signal Processing Systems, 2009, 57 : 331 - 338
  • [25] Design of Low-Power Multiplier Using UCSLA Technique
    Ravi, S.
    Patel, Anand
    Shabaz, Md
    Chaniyara, Piyush M.
    Kittur, Harish M.
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 2, 2015, 325 : 119 - 126
  • [26] Adiabatic Capacitive Logic: a paradigm for low-power logic
    Pillonnet, G.
    Fanet, H.
    Houri, S.
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2767 - 2770
  • [27] Low-power split-path data-driven dynamic logic
    Frustaci, F.
    Lanuzza, M.
    Zicari, P.
    Perri, S.
    Corsonello, P.
    IET CIRCUITS DEVICES & SYSTEMS, 2009, 3 (06) : 303 - 312
  • [28] A low-power multiplier with the spurious power suppression technique
    Chen, Kuan-Hung
    Chu, Yuan-Sun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (07) : 846 - 850
  • [29] Power estimation starategies for a low-power security processor
    Lee, Yen-Fong
    Huang, Shi-Yu
    Hsu, Sheng-Yu
    Chen, I-Ling
    Shieh, Cheng-Tao
    Lin, Jian-Cheng
    Chang, Shih-Chieh
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 367 - 371
  • [30] Low-power design methodology: Power estimation and optimization
    Najm, FN
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1124 - 1129