Low-power driven logic synthesis using accurate power estimation technique

被引:1
|
作者
Patil, P
Chou, TL
Roy, K
Rabindra, R
机构
关键词
D O I
10.1109/ICVD.1997.568073
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the increasing use of portable computing and wireless communication systems, the power dissipation of very large scale integrated (VLSI) circuits is becoming a critical concern. Towards this end, we introduce algebraic procedures for node extraction and factorization that target low power consumption in combinational logic circuits. New cost function is also proposed for the sum-of-products representation of the expressions. The's cost function is used to guide the power optimization procedures. The spatial and temporal correlations of signals were taken into account to gain accurate power estimation. The results show that an average of 10% saving was gained in pourer using logic synthesis with the proposed accurate power estimation technique, compared to area optimized designs. Results also show that the power dissipation of the circuit, synthesized assuming temporally uncorrelated primary inputs, can dissipate 75% more power than that of the circuits assuming temporally correlated inputs.
引用
收藏
页码:179 / 184
页数:6
相关论文
共 50 条
  • [31] Low-power driven scheduling and binding
    Crenshaw, J
    Sarrafzadeh, M
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 406 - 413
  • [32] A Stochastic bitwidth estimation technique for compact and low-power custom processors
    Oezer, Emre R.
    Nisbet, P.
    Gregg, David
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2008, 7 (03)
  • [33] An Accurate Low-power DAC for SAR ADCs
    Yazdani, Seyed Behnam
    Khorami, Ata
    Sharifkhani, Mohammad
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 253 - 256
  • [34] Accurate Modeling of Ultra Low-Power ΣΔ Modulator
    Giuffredi, Luca
    Pietrini, Giorgio
    Boni, Andrea
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [35] ACCURATE LOW-POWER CMOS AUTOZEROED COMPARATOR
    BAGGINI, B
    MALOBERTI, F
    ELECTRONICS LETTERS, 1992, 28 (10) : 916 - 918
  • [36] ROBUST LOW-POWER CMOS PRECHARGE LOGIC
    Mirmotahari, O.
    Berg, Y.
    2013 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2013,
  • [37] LOW-POWER GIGABIT LOGIC BY GAAS SSFL
    HASHIZUME, N
    YAMADA, H
    KOJIMA, T
    MATSUMOTO, K
    TOMIZAWA, K
    ELECTRONICS LETTERS, 1981, 17 (16) : 553 - 554
  • [38] JFET SERVES AS LOW-POWER LOGIC TRANSLATOR
    WOLF, TR
    EDN, 1987, 32 (15) : 311 - 311
  • [39] Improving two-level logic minimization technique for low power driven multilevel logic re-synthesis
    Choi, H
    Hwang, SH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1026 - 1029
  • [40] JFET SERVES AS LOW-POWER LOGIC TRANSLATOR
    WOLF, TR
    ELECTRONICS WORLD & WIRELESS WORLD, 1992, (1674): : 429 - 429