Low-power driven logic synthesis using accurate power estimation technique

被引:1
|
作者
Patil, P
Chou, TL
Roy, K
Rabindra, R
机构
关键词
D O I
10.1109/ICVD.1997.568073
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the increasing use of portable computing and wireless communication systems, the power dissipation of very large scale integrated (VLSI) circuits is becoming a critical concern. Towards this end, we introduce algebraic procedures for node extraction and factorization that target low power consumption in combinational logic circuits. New cost function is also proposed for the sum-of-products representation of the expressions. The's cost function is used to guide the power optimization procedures. The spatial and temporal correlations of signals were taken into account to gain accurate power estimation. The results show that an average of 10% saving was gained in pourer using logic synthesis with the proposed accurate power estimation technique, compared to area optimized designs. Results also show that the power dissipation of the circuit, synthesized assuming temporally uncorrelated primary inputs, can dissipate 75% more power than that of the circuits assuming temporally correlated inputs.
引用
收藏
页码:179 / 184
页数:6
相关论文
共 50 条
  • [41] A LOW-POWER MULTIPHASE CIRCUIT TECHNIQUE
    WATKINS, BG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1967, SC 2 (04) : 213 - &
  • [42] Low-power technique for dynamic comparators
    Khorami, A.
    Sharifkhani, M.
    ELECTRONICS LETTERS, 2016, 52 (07) : 509 - 510
  • [43] Predictable, Low-power Arithmetic Logic Unit for the 8051 Microcontroller using Asynchronous Logic
    Mc Carthy, D.
    Zeinolabedini, N.
    Chen, J.
    Popovici, E.
    2014 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS PROCEEDINGS - MIEL 2014, 2014, : 409 - 412
  • [44] Low-power digital latch circuit using magnetic logic device
    Qin, Tao
    Cai, Li
    Yang, Xiaokuo
    Zhang, Mingliang
    ELECTRONICS LETTERS, 2015, 51 (22) : 1800 - 1801
  • [45] Defect Analysis in Power Mode Control Logic of Low-Power SRAMs
    Zordan, L. B.
    Bosio, A.
    Dilillo, L.
    Girard, P.
    Todri, A.
    Virazel, A.
    Badereddine, N.
    2012 17TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2012,
  • [46] An adaptive low-power LDPC decoder using SNR estimation
    Park, Joo-Yul
    Chung, Ki-Seok
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2011,
  • [47] An adaptive low-power LDPC decoder using SNR estimation
    Joo-Yul Park
    Ki-Seok Chung
    EURASIP Journal on Wireless Communications and Networking, 2011
  • [48] PROFILE-DRIVEN BEHAVIORAL SYNTHESIS FOR LOW-POWER VLSI SYSTEMS
    KUMAR, N
    KATKOORI, S
    RADER, L
    VEMURI, R
    IEEE DESIGN & TEST OF COMPUTERS, 1995, 12 (03): : 70 - 84
  • [49] A low-power array multiplier using separated multiplication technique
    Han, CY
    Park, HJ
    Kim, LS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (09) : 866 - 871
  • [50] Low-power Data-Driven Dynamic Logic (D3L)
    Rafati, R
    Fakhraie, SM
    Smith, KC
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 752 - 755