Improved electrical and reliability performance of 65 mn interconnects with new barrier integration schemes

被引:5
|
作者
Delsol, R.
Jacquemin, J-P.
Gregoire, M.
Girault, V.
Federspiel, X.
Bouyssou, R. -X.
Vannier, P.
Normandon, P.
机构
[1] PHILIPS Semicond Crolles, F-38926 Crolles, France
[2] STMictoelect, F-38926 Crolles, France
关键词
barrier; bilayer; Ta (N)/Ta; stress migration; electro-migration;
D O I
10.1016/j.mee.2006.10.040
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ta (N)/Ta bi-layer is a commonly used barrier in damascene copper interconnects for 90 nm and 65 nm technology nodes. A new barrier integration scheme so-called punch-through is currently used for 65 nm node. The main feature of the new deposition scheme is to introduce an etch-back step between the Ta (N) layer deposition and the Ta layer deposition. This intermediate etch step cleans up the bottom of via and also partially etch the underlying copper line with a depth of few nanometers. This step changes dramatically the bottom of via shape leading to via anchoring into the underlying copper line. In this paper we compare punch-through versus no punch-through approach. We show that the punch-through leads to a lower via resistance and to a tighter via resistance distribution, while keeping line resistance similar. We show that via anchoring into the underlying copper line coupled with a better tantalum step coverage dramatically reduces stress migration effect and also improves electro-migration performances at 65 nm technology node. (c) 2006 Elsevier B.V. All rights reserved.
引用
收藏
页码:2377 / 2380
页数:4
相关论文
共 50 条
  • [1] Barrier-first integration for improved reliability in copper dual damascene interconnects
    Alers, GB
    Rozbicki, RT
    Harm, GJ
    Kailasam, SK
    Ray, GW
    Danek, M
    PROCEEDINGS OF THE IEEE 2003 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2003, : 27 - 29
  • [2] A new wafer level package for improved electrical and reliability performance
    Barrett, S
    Reche, J
    Kim, DH
    Stepniak, D
    IEEE/CPMT/SEMI(R) 28TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2003, : 157 - 169
  • [3] Optimizing Cu barrier thickness for interconnects performance, reliability and yield
    Shen, Tian
    Rajagopalan, Balajee
    Silvestre, Mary Claire
    Ramanathan, Eswar
    Mahalingam, Anbu Selvam K. M.
    Zhang, Wenyi
    Yeap, Kong Boon
    Justison, Patrick
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [4] Electrical Performance Limits of Fine Pitch Interconnects for Heterogeneous Integration
    Durgun, Ahmet C.
    Qian, Zhiguo
    Aygun, Kemal
    Mahajan, Ravi
    Hoang, Tim Tri
    Shumarayev, Sergey Yuryevich
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 667 - 673
  • [5] Damascene tungsten process for local interconnects with improved reliability performance
    Chapple-Sokol, J
    Phelps, R
    Krywanczyk, T
    Sanetra, C
    Sturtevant, D
    2004 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING THE SCIENCE AND TECHNOLOGY OF SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2004, : 472 - 476
  • [6] Development of Barrier Slurry for Improved Electrical Performance
    Leong, L. S.
    Keleher, Jason J.
    Lin, B. F.
    Wang, X. B.
    Yap, P. P.
    Zhao, Feng
    Zhou, M. S.
    Lau, Albert
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2009, 156 (09) : H756 - H761
  • [7] Electrical Performance and Reliability Investigation of Cosputtered Cu/Ti Bonded Interconnects
    Chen, Hsiao-Yu
    Hsu, Sheng-Yao
    Chen, Kuan-Neng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (10) : 3521 - 3526
  • [8] Integration and reliability of a noble TiZr/TiZrN alloy barrier for Cu/low-k interconnects
    Suh, BS
    Choi, SM
    Wee, Y
    Lee, JE
    Lee, J
    Lee, SJ
    Lee, SG
    Shin, H
    Lee, NI
    Kang, HK
    Suh, K
    PROCEEDINGS OF THE IEEE 2005 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2005, : 138 - 140
  • [9] Electrical and Reliability Characteristics of Self-Forming Barrier for CuNd/SiOCH Films in Cu Interconnects
    Cheng, Yi-Lung
    Lee, Chih-Yen
    Peng, Wei-Fan
    Chen, Giin-Shan
    Fang, Jau-Shiung
    COATINGS, 2020, 10 (02)
  • [10] Electrical and reliability characterization of CuMn self forming barrier interconnects on low-k CDO dielectrics
    Indukuri, Tejaswi K.
    Akolkar, Rohan N.
    Clarke, James S.
    Genc, Arda
    Gstrein, Florian
    Harmes, Michael C.
    Miner, Barbara
    Xia, Feng
    Zierath, Daniel J.
    Balakrishnan, Sridhar
    MICROELECTRONIC ENGINEERING, 2012, 92 : 49 - 52