共 50 条
- [1] Barrier-first integration for improved reliability in copper dual damascene interconnects PROCEEDINGS OF THE IEEE 2003 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2003, : 27 - 29
- [2] A new wafer level package for improved electrical and reliability performance IEEE/CPMT/SEMI(R) 28TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2003, : 157 - 169
- [3] Optimizing Cu barrier thickness for interconnects performance, reliability and yield 2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
- [4] Electrical Performance Limits of Fine Pitch Interconnects for Heterogeneous Integration 2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 667 - 673
- [5] Damascene tungsten process for local interconnects with improved reliability performance 2004 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING THE SCIENCE AND TECHNOLOGY OF SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2004, : 472 - 476
- [8] Integration and reliability of a noble TiZr/TiZrN alloy barrier for Cu/low-k interconnects PROCEEDINGS OF THE IEEE 2005 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2005, : 138 - 140