Improved electrical and reliability performance of 65 mn interconnects with new barrier integration schemes

被引:5
|
作者
Delsol, R.
Jacquemin, J-P.
Gregoire, M.
Girault, V.
Federspiel, X.
Bouyssou, R. -X.
Vannier, P.
Normandon, P.
机构
[1] PHILIPS Semicond Crolles, F-38926 Crolles, France
[2] STMictoelect, F-38926 Crolles, France
关键词
barrier; bilayer; Ta (N)/Ta; stress migration; electro-migration;
D O I
10.1016/j.mee.2006.10.040
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ta (N)/Ta bi-layer is a commonly used barrier in damascene copper interconnects for 90 nm and 65 nm technology nodes. A new barrier integration scheme so-called punch-through is currently used for 65 nm node. The main feature of the new deposition scheme is to introduce an etch-back step between the Ta (N) layer deposition and the Ta layer deposition. This intermediate etch step cleans up the bottom of via and also partially etch the underlying copper line with a depth of few nanometers. This step changes dramatically the bottom of via shape leading to via anchoring into the underlying copper line. In this paper we compare punch-through versus no punch-through approach. We show that the punch-through leads to a lower via resistance and to a tighter via resistance distribution, while keeping line resistance similar. We show that via anchoring into the underlying copper line coupled with a better tantalum step coverage dramatically reduces stress migration effect and also improves electro-migration performances at 65 nm technology node. (c) 2006 Elsevier B.V. All rights reserved.
引用
收藏
页码:2377 / 2380
页数:4
相关论文
共 50 条
  • [41] Reliability improved, high performance FIR filter design using new computation sharing multiplier: suitable for signal processing applications
    S. Umadevi
    T. Vigneswaran
    Cluster Computing, 2019, 22 : 13669 - 13681
  • [42] Reliability improved, high performance FIR filter design using new computation sharing multiplier: suitable for signal processing applications
    Umadevi, S.
    Vigneswaran, T.
    CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2019, 22 (Suppl 6): : 13669 - 13681
  • [43] A New Method for Enhancing High-k/Metal-Gate Stack Performance and Reliability for High-k Last Integration
    Yew, K. S.
    Ang, D. S.
    Tang, L. J.
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 295 - 297
  • [44] <bold>Integration of High Performance and Low Cost Cu/Ultra Low-k SiOC(k=2.0) Interconnects with Self-formed Barrier Technology for 32nm-node and Beyond</bold>
    Ohoka, Y.
    Ohba, Y.
    Isobayashil, A.
    Hayashi, T.
    Kornai, N.
    Arakawa, S.
    Kanamura, R.
    Kadomura, S.
    PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 67 - 69
  • [45] Improved Thermal Stability and Electrical Performance by Using PEALD Ultrathin Al2O3 Film with Ta as Cu Diffusion Barrier on Low k Dielectrics
    Ding, Shao-Feng
    Xie, Qi
    Chen, Fei
    Lu, Hai-Sheng
    Deng, Shao-Ren
    Deduytsche, David
    Detavernier, Christophe
    Qu, Xin-Ping
    ECS SOLID STATE LETTERS, 2012, 1 (03) : P54 - P56
  • [46] Discovering new pathways to improved performance of TFSA-doped single-layer graphene/n-Si Schottky barrier solar cells: A detailed numerical study
    Alnassar M.S.N.
    Optik, 2024, 299
  • [47] Revealing the role of Mg doping in LiFe0.39Mg0.01Mn0.6PO4/C cathode: Enhanced electrochemical performance from improved electrical conductivity and promoted lithium diffusion kinetics
    Liu, Yanyan
    Chang, Chengkang
    Zheng, Jiening
    JOURNAL OF ENERGY STORAGE, 2024, 91
  • [48] Room temperature electrical spin injection from a new spin gapless ferromagnetic semiconducting inverse Heusler alloy Mn2CoSi into p-Si via SiO2 tunnel barrier
    Maji, Nilay
    Nath, T.K.
    Journal of Applied Physics, 2019, 125 (17):
  • [49] Room temperature electrical spin injection from a new spin gapless ferromagnetic semiconducting inverse Heusler alloy Mn2CoSi into p-Si via SiO2 tunnel barrier
    Maji, Nilay
    Nath, T. K.
    JOURNAL OF APPLIED PHYSICS, 2019, 125 (17)
  • [50] Electrical and Reliability Characteristics of a Scaled (∼30nm) Tunnel Barrier Selector (W/Ta2O5/TaOx/TiO2/TiN) with Excellent Performance (JMAX &gt; 107A/cm2)
    Woo, Jiyong
    Song, Jeonghwan
    Moon, Kibong
    Lee, Hyun
    Cha, Euijun
    Prakash, Amit
    Lee, Daeseok
    Lee, Sangheon
    Park, Jaesung
    Koo, Yunmo
    Park, Chan Gyung
    Hwang, Hyunsang
    2014 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI-TECHNOLOGY): DIGEST OF TECHNICAL PAPERS, 2014,