Improved electrical and reliability performance of 65 mn interconnects with new barrier integration schemes

被引:5
|
作者
Delsol, R.
Jacquemin, J-P.
Gregoire, M.
Girault, V.
Federspiel, X.
Bouyssou, R. -X.
Vannier, P.
Normandon, P.
机构
[1] PHILIPS Semicond Crolles, F-38926 Crolles, France
[2] STMictoelect, F-38926 Crolles, France
关键词
barrier; bilayer; Ta (N)/Ta; stress migration; electro-migration;
D O I
10.1016/j.mee.2006.10.040
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ta (N)/Ta bi-layer is a commonly used barrier in damascene copper interconnects for 90 nm and 65 nm technology nodes. A new barrier integration scheme so-called punch-through is currently used for 65 nm node. The main feature of the new deposition scheme is to introduce an etch-back step between the Ta (N) layer deposition and the Ta layer deposition. This intermediate etch step cleans up the bottom of via and also partially etch the underlying copper line with a depth of few nanometers. This step changes dramatically the bottom of via shape leading to via anchoring into the underlying copper line. In this paper we compare punch-through versus no punch-through approach. We show that the punch-through leads to a lower via resistance and to a tighter via resistance distribution, while keeping line resistance similar. We show that via anchoring into the underlying copper line coupled with a better tantalum step coverage dramatically reduces stress migration effect and also improves electro-migration performances at 65 nm technology node. (c) 2006 Elsevier B.V. All rights reserved.
引用
收藏
页码:2377 / 2380
页数:4
相关论文
共 50 条
  • [21] New design for a 6 dof vibration simulator with improved reliability and performance
    Hostens, I
    Anthonis, J
    Ramon, H
    MECHANICAL SYSTEMS AND SIGNAL PROCESSING, 2005, 19 (01) : 105 - 122
  • [22] Improved Target-Value Design Approach through the Integration of Environmental Performance and Reliability Theory
    Hamdan, Samer Bu
    Barkokebas, Beda
    Alwisy, Aladdin
    Bouferguene, Ahmed
    Al-Hussein, Mohamed
    CONSTRUCTION RESEARCH CONGRESS 2018: SUSTAINABLE DESIGN AND CONSTRUCTION AND EDUCATION, 2018, : 574 - 583
  • [23] Impact of barrier deposition process on electrical and reliability performance of Cu/CVD low k SiOCH metallization
    Tsang, CF
    Li, CY
    Krishnamoorthy, A
    Su, YJ
    Li, HY
    Wong, LY
    Li, WH
    Tang, LJ
    Ee, KY
    MICROELECTRONICS JOURNAL, 2004, 35 (09) : 693 - 700
  • [24] Improved Electrical Reliability and Performance Enhancements in SiGe HBTs Using Dummy BEOL Metal Layers
    Sepulveda-Ramos, Nelson E.
    Teng, Jeffrey W.
    Lee, Harrison P.
    Cressler, John D.
    2022 IEEE BICMOS AND COMPOUND SEMICONDUCTOR INTEGRATED CIRCUITS AND TECHNOLOGY SYMPOSIUM, BCICTS, 2022, : 62 - 65
  • [25] All-copper chip-to-substrate interconnects: Bonding, testing, and design for electrical performance and thermo-mechanical reliability
    Osborn, Tyler
    He, Ate
    Lightsey, Hunter
    Kohl, Paul
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 67 - +
  • [26] Reliability analyses for new improved high performance flip chip BGA packages
    Chong, DYR
    Goh, KY
    Kapoor, R
    Sun, AYS
    PROCEEDINGS OF 5TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2003, : 695 - 700
  • [27] Improved electrical performance for 65nm node and beyond through the integration of HARP O3/TEOS oxide films for STI, PMD, and thin film applications
    Ching, Cary
    Whitesell, Harry
    Venkataraman, Shankar
    ISSM 2007: 2007 INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, CONFERENCE PROCEEDINGS, 2007, : 441 - 444
  • [28] Defect Engineering of BTe Ovonic Threshold Switch (OTS) With Nitrogen Doping for Improved Electrical and Reliability Performance
    Lee, Jangseop
    Ban, Sanghyun
    Lee, Tae Hoon
    Hwang, Hyunsang
    IEEE ELECTRON DEVICE LETTERS, 2023, 44 (09) : 1468 - 1471
  • [29] Electrical properties and TDDB performance of Cu interconnects using ALD Ta(Al)N barrier and Ru liner for 7nm node and beyond
    Kikuchi, Yuki
    Kawasaki, Hiroaki
    Nagai, Hiroyuki
    Yu, Kai-Hung
    Oie, Manabu
    Consiglio, Steve
    Wajda, Cory
    Maekawa, Kaoru
    Leusink, Gert
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 99 - 101
  • [30] Electrical and reliability evaluation of Cu/low-k integration: Exploration of PVD barrier/seed and CVD SiC(N,H) cap depositions
    Yang, CC
    Edelstein, D
    Clevenger, L
    Cowley, A
    Davis, C
    Rathore, H
    Dalton, T
    Gill, J
    Chen, F
    Yoon, M
    Landers, W
    Agarwala, B
    Nguyen, D
    Chanda, K
    Wang, PC
    Filippi, R
    Lee, J
    Demarest, J
    Wang, YY
    Martin, J
    Liu, H
    Matusiewicz, G
    Li, WK
    Lin, YS
    Malhotra, S
    Simon, A
    Seo, S
    Law, S
    Tang, T
    Tan, J
    Wang, X
    Liu, W
    Ivers, T
    ADVANCED METALLIZATION CONFERENCE 2004 (AMC 2004), 2004, : 213 - 220