Improved electrical and reliability performance of 65 mn interconnects with new barrier integration schemes

被引:5
|
作者
Delsol, R.
Jacquemin, J-P.
Gregoire, M.
Girault, V.
Federspiel, X.
Bouyssou, R. -X.
Vannier, P.
Normandon, P.
机构
[1] PHILIPS Semicond Crolles, F-38926 Crolles, France
[2] STMictoelect, F-38926 Crolles, France
关键词
barrier; bilayer; Ta (N)/Ta; stress migration; electro-migration;
D O I
10.1016/j.mee.2006.10.040
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ta (N)/Ta bi-layer is a commonly used barrier in damascene copper interconnects for 90 nm and 65 nm technology nodes. A new barrier integration scheme so-called punch-through is currently used for 65 nm node. The main feature of the new deposition scheme is to introduce an etch-back step between the Ta (N) layer deposition and the Ta layer deposition. This intermediate etch step cleans up the bottom of via and also partially etch the underlying copper line with a depth of few nanometers. This step changes dramatically the bottom of via shape leading to via anchoring into the underlying copper line. In this paper we compare punch-through versus no punch-through approach. We show that the punch-through leads to a lower via resistance and to a tighter via resistance distribution, while keeping line resistance similar. We show that via anchoring into the underlying copper line coupled with a better tantalum step coverage dramatically reduces stress migration effect and also improves electro-migration performances at 65 nm technology node. (c) 2006 Elsevier B.V. All rights reserved.
引用
收藏
页码:2377 / 2380
页数:4
相关论文
共 50 条
  • [31] Electrical performance and reliability analysis of vertical gallium nitride Schottky barrier diodes with dual-ion implanted edge termination
    Li, Bo
    Lin, Jinpei
    Gao, Linfei
    Ma, Zhengweng
    Yang, Huakai
    Wu, Zhihao
    Chiu, Hsien-Chin
    Kuo, Hao-Chung
    Zhang, Chunfu
    Liu, Zhihong
    Huang, Shuangwu
    He, Wei
    Liu, Xinke
    CHIP, 2024, 3 (03):
  • [32] Integration of Cu/low-k Dual-Damascene Interconnects with a Porous PAE/SiOC Hybrid Structure for 65nm-node High Performance eDRAM
    Kanamura, R. (Rvuichi.Kanamura@in.sonv.com), 1600, (Institute of Electrical and Electronics Engineers Inc.):
  • [33] Reduction of Corner Effect in ZG-ES-TFET for Improved Electrical Performance and its Reliability Analysis in the Presence of Traps
    Ashok, Tammisetti
    Pandey, Chandan Kumar
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (07)
  • [34] Reliability and electrical properties of new low dielectric constant interlevel dielectrics for high performance ULSI interconnect
    Zhao, B
    Wang, SQ
    Fiebig, M
    Anderson, S
    Vasudev, PK
    Seidel, PK
    1996 IEEE INTERNATIONAL RELIABILITY PHYSICS PROCEEDINGS, 34TH ANNUAL, 1996, : 156 - 163
  • [35] Electrical Characteristics and Reliability of Nitrogen-Stuffed Porous Low-k SiOCH/Mn2O3-xN/Cu Integration
    Cheng, Yi-Lung
    Lin, Yu-Lu
    Lee, Chih-Yen
    Chen, Giin-Shan
    Fang, Jau-Shiung
    MOLECULES, 2019, 24 (21):
  • [36] Improved hot-electron reliability in high-performance, multilevel-metal CMOS using deuterated barrier-nitride processing
    Clark, WF
    Ference, TG
    Mittl, SW
    Burnham, JS
    Adams, ED
    IEEE ELECTRON DEVICE LETTERS, 1999, 20 (10) : 501 - 503
  • [37] Improved measurement performance of the Physikalisch-Technische Bundesanstalt nanometer comparator by integration of a new Zerodur sample carriage
    Fluegge, Jens
    Koening, Rainer
    Schoetka, Eugen
    Weichert, Christoph
    Koechert, Paul
    Bosse, Harald
    Kunzmann, Horst
    OPTICAL ENGINEERING, 2014, 53 (12)
  • [38] Improved Electrical Performance and Reliability of Poly-Si TFTs Fabricated by Drive-In Nickel-Induced Crystallization with Chemical Oxide Layer
    Lai, Ming-Hui
    Wu, Yewchung Sermon
    Chang, Chih-Pang
    JOURNAL OF ELECTRONIC MATERIALS, 2011, 40 (06) : 1470 - 1475
  • [39] Improved Electrical Performance and Reliability of Poly-Si TFTs Fabricated by Drive-In Nickel-Induced Crystallization with Chemical Oxide Layer
    Ming-Hui Lai
    YewChung Sermon Wu
    Chih-Pang Chang
    Journal of Electronic Materials, 2011, 40 : 1470 - 1475
  • [40] IMPROVEMENT IN PARAMETRIC AND RELIABILITY PERFORMANCE OF 90NM DUAL-DAMASCENE INTERCONNECTS USING AR+PUNCHTHRU PVD BARRIER PROCESS Reprinted with permission as presented at SEMICON China 2005
    N.Kumar
    S.Chu
    D.L.Diehl
    K.Maekawa
    K.Mori
    K.Kobayashi
    M.Yoneda
    集成电路应用, 2005, (09) : 43 - 49