Performance driven synthesis for pass-transistor logic

被引:3
|
作者
Liu, TH [1 ]
Ganai, MK [1 ]
Aziz, A [1 ]
Burns, JL [1 ]
机构
[1] Univ Texas, Dept Elect & Comp Engn, Austin, TX 78712 USA
关键词
D O I
10.1109/ICVD.1999.745184
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Far many digital designs, implementation in pass-transistor logic (PTL) has been shown to be superior in terms of area, timing, and power characteristics to static CMOS. Binary Decision Diagrams (BDDs) have been used for PTL synthesis because of the close relationship between BDDs and Pm. Thus far; BDD optimization for PTL synthesis has targeted minimizing the number of BDD nodes. This strategy leads to smaller PTL implementations, brit it carl result irt circuits of poor performance. In this paper; we model the delay of PTL circuits derived from BDDs, and propose procedures to reduce the worst-case delay or the area-delay product of such circuits. The experimental results show a significant improvement in the delay (30%) or area-delay product (24%) for the ISCAS benchmark circuits.
引用
收藏
页码:372 / 377
页数:6
相关论文
共 50 条
  • [41] Pass-transistor based implementations of threshold logic gates for WOS filtering
    Avedillo, MJ
    Quintana, JM
    Jiménez-Naharro, R
    MICROELECTRONICS JOURNAL, 2004, 35 (11) : 869 - 873
  • [42] DESIGN OF SUBMICROMETER CMOS DIFFERENTIAL PASS-TRANSISTOR LOGIC-CIRCUITS
    PASTERNAK, JH
    SALAMA, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (09) : 1249 - 1258
  • [43] Pass-transistor adiabatic logic with NMOS pull-down configuration
    Liu, F
    Lau, KT
    ELECTRONICS LETTERS, 1998, 34 (08) : 739 - 741
  • [44] A Novel Binary to Ternary Converter using Double Pass-Transistor Logic
    Jaber, Ramzi A.
    El-Hajj, Ahmad M.
    Haidar, Ali M.
    Kassem, Abdallah
    Nimri, Lina A.
    31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 240 - 243
  • [45] A Novel Charge Recovery Logic Structure with Complementary Pass-transistor Network
    Li, Jingyang
    Zhang, Yimeng
    Yoshihara, Tsutomu
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 17 - 20
  • [46] PASS-TRANSISTOR NETWORKS OPTIMIZE N-MOS LOGIC.
    Whitaker, Sterling
    Electronics, 1983, 56 (19): : 144 - 148
  • [47] Development and synthesis method for pass-transistor logic family for high-speed and low power CMOS
    Oklobdzija, VG
    Soderstrand, M
    Duchene, B
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 298 - 301
  • [48] Design of dynamic pass-transistor logic circuits using 123 decision diagrams
    Jaekel, A
    Bandyopadhyay, S
    Jullien, GA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1998, 45 (11) : 1172 - 1181
  • [49] CMOS differential pass-transistor logic (CMOS DPTL) predischarge buffer design
    Kayed, SI
    Ragaei, HF
    THIRTEENTH NATIONAL RADIO SCIENCE CONFERENCE - NRSC'96, 1996, : 527 - 535
  • [50] Top-down logic design with pass-transistor cells and efficient synthesiser
    Hsiao, SF
    Yeh, JS
    ELECTRONICS LETTERS, 1998, 34 (12) : 1180 - 1182