Performance driven synthesis for pass-transistor logic

被引:3
|
作者
Liu, TH [1 ]
Ganai, MK [1 ]
Aziz, A [1 ]
Burns, JL [1 ]
机构
[1] Univ Texas, Dept Elect & Comp Engn, Austin, TX 78712 USA
关键词
D O I
10.1109/ICVD.1999.745184
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Far many digital designs, implementation in pass-transistor logic (PTL) has been shown to be superior in terms of area, timing, and power characteristics to static CMOS. Binary Decision Diagrams (BDDs) have been used for PTL synthesis because of the close relationship between BDDs and Pm. Thus far; BDD optimization for PTL synthesis has targeted minimizing the number of BDD nodes. This strategy leads to smaller PTL implementations, brit it carl result irt circuits of poor performance. In this paper; we model the delay of PTL circuits derived from BDDs, and propose procedures to reduce the worst-case delay or the area-delay product of such circuits. The experimental results show a significant improvement in the delay (30%) or area-delay product (24%) for the ISCAS benchmark circuits.
引用
收藏
页码:372 / 377
页数:6
相关论文
共 50 条
  • [31] A sub-1 V bootstrap pass-transistor logic
    Fujii, K
    Douseki, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (04) : 604 - 611
  • [32] Pass-transistor/CMOS collaborated logic: The best of both worlds
    Yamashita, S
    Yano, K
    Sasaki, Y
    Akita, Y
    Chikata, H
    Rikino, K
    Seki, K
    1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 31 - 32
  • [33] Area oriented pass-transistor logic synthesis using buffer elimination and layout compaction
    Hsiao, Shen-Fu
    Tsai, Ming-Yu
    Wen, Chia-Sheng
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2022 - 2025
  • [34] Design of submicrometer CMOS differential pass-transistor logic circuits
    Pasternak, John H.
    Salama, C.Andre T.
    IEEE Journal of Solid-State Circuits, 1991, 26 (09): : 1249 - 1258
  • [35] Low-power logic styles: CMOS versus pass-transistor logic
    Zimmermann, R
    Fichtner, W
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (07) : 1079 - 1090
  • [36] Single ended pass-transistor logic -: A comparison with CMOS and CPL
    Munteanu, M
    Ivey, PA
    Seed, L
    Psilogeorgopoulos, M
    Powell, N
    Bogdan, I
    VLSI: SYSTEMS ON A CHIP, 2000, 34 : 206 - 217
  • [37] PASS-TRANSISTOR NETWORKS OPTIMIZE N-MOS LOGIC
    WHITAKER, S
    ELECTRONICS, 1983, 56 (19): : 144 - 148
  • [38] ALPS: An automatic layouter for pass-transistor cell synthesis
    Sasaki, Y
    Rikino, K
    Yano, K
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 227 - 232
  • [39] Reversed Signal Propagation BDD Based Low-Power Pass-Transistor Logic Synthesis
    Bhuvaneswari, Thangavel
    Prasad, Vishnuvajjula Charan
    Singh, Ajay Kumar
    IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2013, 8 : S66 - S71
  • [40] Application of dynamic pass-transistor logic to an 8-bit multiplier
    Lee, JD
    Yoon, YJ
    Lee, KH
    Park, BG
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2001, 38 (03) : 220 - 223