Low-Power Low-Error Fixed-Width Multiplier Design for Digital Signal Processing

被引:0
|
作者
Zhang, En-Hui [1 ]
Huang, Shih-Hsu [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
Digital Circuits; Logic Design; Power Dissipation;
D O I
10.1109/ICCE50685.2021.9427607
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Since a fixed-width multiplier only produces an N-bit output with two N-bit inputs, it is necessary to apply compensation for the truncation error reduction. Previous error compensation circuits often lead to large power consumption. In this paper, we propose a small and accurate fixed-width multiplier design based on two's complement number system. In our approach, the error compensation is modeled as carry inputs to adders in the least significant bit. Consequently, the area and power overheads are small. Compared with previous works, experimental data consistently show that the proposed approach can achieve smaller area and power with a high accuracy.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Design of a lower-error fixed-width multiplier for speech processing application
    Van, LD
    Wang, SS
    Shing, TC
    Feng, VS
    Jeng, BS
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3: ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, : 130 - 133
  • [22] Area-efficient signed fixed-width multipliers with low-error compensation circuit
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 157 - 162
  • [23] Low-error carry-free fixed-width multipliers with low-cost compensation circuits
    Juang, TB
    Hsiao, SF
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (06) : 299 - 303
  • [24] Low-error carry-free fixed-width multipliers and their application to DCT/IDCT
    Juang, TB
    Hsiao, SF
    Kuang, SR
    Tsai, MY
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 457 - 460
  • [25] A Low-Error Energy-Efficient Fixed-Width Booth Multiplier With Sign-Digit-Based Conditional Probability Estimation
    Zhang, Ziji
    He, Yajuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (02) : 236 - 240
  • [26] Design of the lower error fixed-width multiplier and its application
    Van, LD
    Wang, SS
    Feng, WS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (10) : 1112 - 1118
  • [27] An Improved Hybrid LUT-Based Architecture for Low-Error and Efficient Fixed-Width Squarer
    Van-Phuc Hoang
    Cong-Kha Pham
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (07) : 1180 - 1184
  • [28] A novel reconfigurable architecture of low-power unsigned multiplier for digital signal processing
    Quan, S
    Qiang, Q
    Wey, CL
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3327 - 3330
  • [29] Adaptive error compensation for low error fixed-width squarers
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (03): : 621 - 626
  • [30] A low-power design technique for digital signal processing applications
    Varga, L
    Hosszu, G
    Kovács, F
    MELECON 2000: INFORMATION TECHNOLOGY AND ELECTROTECHNOLOGY FOR THE MEDITERRANEAN COUNTRIES, VOLS 1-3, PROCEEDINGS, 2000, : 827 - 830