共 50 条
- [21] Design of a lower-error fixed-width multiplier for speech processing application ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3: ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, : 130 - 133
- [22] Area-efficient signed fixed-width multipliers with low-error compensation circuit 2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 157 - 162
- [24] Low-error carry-free fixed-width multipliers and their application to DCT/IDCT PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 457 - 460
- [28] A novel reconfigurable architecture of low-power unsigned multiplier for digital signal processing 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3327 - 3330
- [29] Adaptive error compensation for low error fixed-width squarers IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (03): : 621 - 626
- [30] A low-power design technique for digital signal processing applications MELECON 2000: INFORMATION TECHNOLOGY AND ELECTROTECHNOLOGY FOR THE MEDITERRANEAN COUNTRIES, VOLS 1-3, PROCEEDINGS, 2000, : 827 - 830