Low-Power Low-Error Fixed-Width Multiplier Design for Digital Signal Processing

被引:0
|
作者
Zhang, En-Hui [1 ]
Huang, Shih-Hsu [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
Digital Circuits; Logic Design; Power Dissipation;
D O I
10.1109/ICCE50685.2021.9427607
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Since a fixed-width multiplier only produces an N-bit output with two N-bit inputs, it is necessary to apply compensation for the truncation error reduction. Previous error compensation circuits often lead to large power consumption. In this paper, we propose a small and accurate fixed-width multiplier design based on two's complement number system. In our approach, the error compensation is modeled as carry inputs to adders in the least significant bit. Consequently, the area and power overheads are small. Compared with previous works, experimental data consistently show that the proposed approach can achieve smaller area and power with a high accuracy.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Fixed-Width Group CSD Multiplier Design
    Kim, Yong-Eun
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Huang, Xinming
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (06): : 1497 - 1503
  • [32] Error Compensation Techniques for Fixed-Width Array Multiplier Design - A Technical Survey
    Balamurugan, S.
    Mallick, P. S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (03)
  • [33] Fixed-Width Modified Booth Multiplier Design Based on Error Bound Analysis
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Kim, Hwan-Yong
    Kim, Gwang-Jun
    Kim, Dae-Ik
    Kim, Yong-Kab
    MULTIMEDIA, COMPUTER GRAPHICS AND BROADCASTING, PT II, 2011, 263 : 248 - 256
  • [34] A new method for low-power digital signal processing block design
    QI Yue
    Wei Bin
    Wang Qin
    Zhao Hongzhi
    ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 6376 - 6379
  • [35] Low-Error and Hardware-Efficient Fixed-Width Multiplier by Using the Dual-Group Minor Input Correction Vector to Lower Input Correction Vector Compensation Error
    Wey, I-Chyn
    Wang, Chun-Chien
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (10) : 1923 - 1928
  • [36] Low-Power High-Accuracy Fixed-Width Radix-8 Booth Multiplier Using Probabilistic Estimation Technique
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (05)
  • [37] Error bound reduction for fixed-width modified booth multiplier
    Cho, KJ
    Lee, SM
    Park, SH
    Chung, JG
    CONFERENCE RECORD OF THE THIRTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2004, : 508 - 512
  • [38] New Approximate Multiplier for Low Power Digital Signal Processing
    Farshchi, Farzad
    Abrishami, Muhammad Saeed
    Fakhraie, Sied Mehdi
    2013 17TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2013), 2013, : 25 - 30
  • [39] Low-power signal processing via error-cancellation
    Wang, L
    Shanbhag, NR
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 553 - 562
  • [40] Low-Power Digital Signal Processing Using Approximate Adders
    Gupta, Vaibhav
    Mohapatra, Debabrata
    Raghunathan, Anand
    Roy, Kaushik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (01) : 124 - 137