Low-Power Low-Error Fixed-Width Multiplier Design for Digital Signal Processing

被引:0
|
作者
Zhang, En-Hui [1 ]
Huang, Shih-Hsu [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
Digital Circuits; Logic Design; Power Dissipation;
D O I
10.1109/ICCE50685.2021.9427607
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Since a fixed-width multiplier only produces an N-bit output with two N-bit inputs, it is necessary to apply compensation for the truncation error reduction. Previous error compensation circuits often lead to large power consumption. In this paper, we propose a small and accurate fixed-width multiplier design based on two's complement number system. In our approach, the error compensation is modeled as carry inputs to adders in the least significant bit. Consequently, the area and power overheads are small. Compared with previous works, experimental data consistently show that the proposed approach can achieve smaller area and power with a high accuracy.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Low-power design and application based on CSD optimization for a fixed coefficient multiplier
    LIU HongXia & YUAN Bo Key Laboratory of Ministry of Education for Wide Band-Gap Semiconductor Devices
    Science China(Information Sciences), 2011, 54 (11) : 2443 - 2453
  • [42] Low-power design and application based on CSD optimization for a fixed coefficient multiplier
    Liu HongXia
    Yuan Bo
    SCIENCE CHINA-INFORMATION SCIENCES, 2011, 54 (11) : 2443 - 2453
  • [43] Low-power design and application based on CSD optimization for a fixed coefficient multiplier
    HongXia Liu
    Bo Yuan
    Science China Information Sciences, 2011, 54 : 2443 - 2453
  • [44] A compensation method of quantizing error and its circuits implementation for fixed-width multiplier
    Ma, Xiaolong
    Chen, Guican
    Hsi-An Chiao Tung Ta Hsueh/Journal of Xi'an Jiaotong University, 2011, 45 (12): : 75 - 81
  • [45] Low-power programmable signal processing
    Hasler, P
    FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 413 - 418
  • [46] Low-Power Digital Signal Processor Design for a Hearing Aid
    Shaer, Lama
    Nahlus, Ihab
    Merhi, Jawad
    Kayssi, Ayman
    Chehab, Ali
    2013 4TH ANNUAL INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING SYSTEMS AND APPLICATIONS (ICEAC), 2013, : 40 - 44
  • [47] Low-power MIMO signal processing
    Wang, L
    Shanbhag, NR
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (03) : 434 - 445
  • [48] Two-dimensional signal Gating for low-power array multiplier design
    Huang, ZJ
    Ercegovac, MD
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 489 - 492
  • [49] Low-power signal processing system design for wireless applications
    Meng, TH
    Hung, AC
    Tsern, EK
    Gordon, BM
    IEEE PERSONAL COMMUNICATIONS, 1998, 5 (03): : 20 - 31
  • [50] A Simple Yet Accurate Method for The Unsigned Fixed-Width Multiplier Design
    Zhang, En-Hui
    Huang, Shih-Hsu
    2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TAIWAN), 2020,