An Improved Hybrid LUT-Based Architecture for Low-Error and Efficient Fixed-Width Squarer

被引:0
|
作者
Van-Phuc Hoang [1 ]
Cong-Kha Pham [1 ]
机构
[1] Univ Electrocommun, Dept Elect Engn, Chofu, Tokyo 1828585, Japan
关键词
lookup table (LUT)-based computation; fixed-width squarer; truncated squarer; digital signal processing (DSP); DESIGN;
D O I
10.1587/transfun.E95.A.1180
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an improved hybrid LUT-based architecture for low-error and efficient fixed-width squarer circuits is presented in which LUT-based and conventional logic circuits are employed together to achieve the good trade-off between hardware complexity and performance. By exploiting the mathematical identities and hybrid architecture, the mean error and mean squarer error of the proposed squarer are reduced by up to 40%, compared with the best previous method presented in literature. Moreover, the proposed method can improve the speed and reduce the area of the squarer circuit. The implementation and chip measurement results in 0.18-mu m CMOS technology are also presented and discussed.
引用
收藏
页码:1180 / 1184
页数:5
相关论文
共 47 条
  • [1] Low-error fixed-width squarer design
    Cho, KJ
    Choi, EM
    Chung, JG
    Lim, MS
    Kim, JW
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 137 - 140
  • [2] Low-Error and Efficient Fixed-Width Squarer for Digital Signal Processing Applications
    Van-Phuc Hoang
    Cong-Kha Pham
    2012 FOURTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2012, : 477 - 482
  • [3] Design of low error fixed-width squarer
    Cho, KJ
    Kim, WK
    Kim, BK
    Chung, JG
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 213 - 218
  • [4] Generalized low-error area-efficient fixed-width multipliers
    Van, LD
    Yang, CC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (08) : 1608 - 1619
  • [5] Adaptive low-error fixed-width booth multipliers
    Song, Min-An
    Van, Lan-Da
    Kuo, Sy-Yen
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (06): : 1180 - 1187
  • [6] A low-error and area-time efficient fixed-width booth multiplier
    Song, MA
    Van, LD
    Huang, TC
    Kuo, SY
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 590 - 593
  • [7] Design of low-error fixed-width multipliers for DSP applications
    Jou, JM
    Kuang, SR
    Chen, RD
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (06): : 836 - 842
  • [8] Design of low-error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 522 - 531
  • [9] Design of low-error fixed-width multiplier for DSP applications
    Jou, JM
    Kuang, SR
    ELECTRONICS LETTERS, 1997, 33 (19) : 1597 - 1598
  • [10] Area-efficient signed fixed-width multipliers with low-error compensation circuit
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 157 - 162