An Improved Hybrid LUT-Based Architecture for Low-Error and Efficient Fixed-Width Squarer

被引:0
|
作者
Van-Phuc Hoang [1 ]
Cong-Kha Pham [1 ]
机构
[1] Univ Electrocommun, Dept Elect Engn, Chofu, Tokyo 1828585, Japan
关键词
lookup table (LUT)-based computation; fixed-width squarer; truncated squarer; digital signal processing (DSP); DESIGN;
D O I
10.1587/transfun.E95.A.1180
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an improved hybrid LUT-based architecture for low-error and efficient fixed-width squarer circuits is presented in which LUT-based and conventional logic circuits are employed together to achieve the good trade-off between hardware complexity and performance. By exploiting the mathematical identities and hybrid architecture, the mean error and mean squarer error of the proposed squarer are reduced by up to 40%, compared with the best previous method presented in literature. Moreover, the proposed method can improve the speed and reduce the area of the squarer circuit. The implementation and chip measurement results in 0.18-mu m CMOS technology are also presented and discussed.
引用
收藏
页码:1180 / 1184
页数:5
相关论文
共 47 条
  • [41] Simple and hardware-efficient row-based direct-mapping estimators in fixed-width modified Booth multipliers
    Li, Chung-Yi
    Chen, Yuan-Ho
    Lai, Lu-An
    Ye, Wen-Chi
    Yang, Jun
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) : 909 - 920
  • [42] Estimation of material parameters based on precipitate shape: efficient identification of low-error region with Gaussian process modeling
    Yuhki Tsukada
    Shion Takeno
    Masayuki Karasuyama
    Hitoshi Fukuoka
    Motoki Shiga
    Toshiyuki Koyama
    Scientific Reports, 9
  • [43] Estimation of material parameters based on precipitate shape: efficient identification of low-error region with Gaussian process modeling
    Tsukada, Yuhki
    Takeno, Shion
    Karasuyama, Masayuki
    Fukuoka, Hitoshi
    Shiga, Motoki
    Koyama, Toshiyuki
    SCIENTIFIC REPORTS, 2019, 9 (1)
  • [44] End-to-End Automatic Pronunciation Error Detection Based on Improved Hybrid CTC/Attention Architecture
    Zhang, Long
    Zhao, Ziping
    Ma, Chunmei
    Shan, Linlin
    Sun, Huazhi
    Jiang, Lifen
    Deng, Shiwen
    Gao, Chang
    SENSORS, 2020, 20 (07) : 1 - 24
  • [45] A novel flip-flop based error free, area efficient and low power pipeline architecture for finite impulse recursive system
    Raja Krishnamoorthy
    S. Saravanan
    Cluster Computing, 2019, 22 : 15137 - 15147
  • [46] A novel flip-flop based error free, area efficient and low power pipeline architecture for finite impulse recursive system
    Krishnamoorthy, Raja
    Saravanan, S.
    CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2019, 22 (Suppl 6): : 15137 - 15147
  • [47] Exploring a Low-Cost and Power-Efficient Hybridization Technique for 3D NoC-Bus Hybrid Architecture Using LastZ-Based Routing Algorithms
    Rahmani, Amir-Mohammad
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (04) : 403 - 414